Conformal Deposition of an Insulator Layer and Ag Nano Paste Filling of a Through Silicon Via for a 3D Interconnection

被引:8
|
作者
Baek, Kyu-Ha [1 ]
Kim, Dong-Pyo [1 ]
Park, Kun-Sik [1 ]
Ham, Yong-Hyun [1 ]
Do, Lee-Mi [1 ]
Lee, Kijun [2 ]
Kim, Kyung-Seob [3 ]
机构
[1] Elect & Telecommun Res Inst, Taejon 305700, South Korea
[2] Chungnam Natl Univ, Dept Elect Engn, Taejon 305764, South Korea
[3] Yeoju Inst Technol, Dept Elect Engn, Yeoju 469705, South Korea
关键词
DRIE; TSV; Ag nano paste; CVD oxidation; X-ray microscope; FIB; VIAS;
D O I
10.3938/jkps.59.2252
中图分类号
O4 [物理学];
学科分类号
0702 ;
摘要
In this study, we reported the feasibility of filling a high-aspect-ratio through silicon via (HAR-TSV) with Ag nano paste for a 3D interconnection. TSVs with aspect ratios of 8:1 similar to 10:1 were fabricated in a deep reactive etching system by using the Bosch process. Then, SiO2 insulators were deposited by using various chemical vapor deposition (CVD) processes, including plasma enhanced CVD oxides, of which precursors were silane (PECVD Oxide) and tetraethoxysilane (PECVD-TEOS), and sub-atmospheric CVD oxide (SACVD oxide). We succeeded in obtaining a SiO2 layer with good step coverage over 80% for all via CD sizes by using SACVD oxidation process. The thickness of SiO2 for the via top and the via bottom were in the range 158.8 similar to 161.5 nm and 162.6 similar to 170.7 nm, respectively. The HAR-TSVs were filled with Ag nano paste by using vacuum assisted paste printing. Then, the samples were cured on a hotplate.at 80 degrees C for 2 min. The temperature was increased to 180 degrees C at a rate of 25 degrees C/min and the samples were re-annealed for 2 min. We investigated the effects for the time of evacuation/purge process and of the vacuum drying on the filling properties. A field emission scanning electron microscope (FE-SEM), X-ray microscope and focused ion beam (FIB) microscope were used to investigate the filling profile of the TSV with Ag nano pastes. By increasing the evacuation/purge time and the vacuum drying time, we could fully fill the TSV was full filled with Ag nano paste and then form a metal plug.
引用
收藏
页码:2252 / 2258
页数:7
相关论文
共 50 条
  • [41] Role of Through Silicon Via in 3D Integration: Impact on Delay and Power
    Chandrakar, Shivangi
    Gupta, Deepika
    Majumder, Manoj Kumar
    JOURNAL OF CIRCUITS SYSTEMS AND COMPUTERS, 2021, 30 (03)
  • [42] Novel Through-Silicon Via Technologies for 3D System Integration
    Thadesar, Paragkumar A.
    Dembla, Ashish
    Brown, Devin
    Bakir, Muhannad S.
    PROCEEDINGS OF THE 2013 IEEE INTERNATIONAL INTERCONNECT TECHNOLOGY CONFERENCE (IITC), 2013,
  • [43] Modeling of Electromigration in Through-Silicon-Via Based 3D IC
    Pak, Jiwoo
    Pathak, Mohit
    Lim, Sung Kyu
    Pan, David Z.
    2011 IEEE 61ST ELECTRONIC COMPONENTS AND TECHNOLOGY CONFERENCE (ECTC), 2011, : 1420 - 1427
  • [44] Fabrication and Feasibility of Through Silicon Via for 3D MEMS Resonator Integration
    Soydan, Alper Kaan
    Yuksel, Muhammed Berat
    Akcakaya, Dilek Isik
    Kulah, Haluk
    2019 IEEE SENSORS, 2019,
  • [45] Overlay performance of through silicon via last lithography for 3D packaging
    Flack, Warren W.
    Slabbekoorn, John
    SOLID STATE TECHNOLOGY, 2018, 61 (05) : 16 - 20
  • [46] 3D Packaging with Through Silicon Via (TSV) for Electrical and Fluidic Interconnections
    Khan, Navas
    Yu, Li Hong
    Pin, Tan Siow
    Ho, Soon Wee
    Su, Nandar
    Hnin, Wai Yin
    Kripesh, Vaidyanathan
    Pinjala
    Lau, John H.
    Chuan, Toh Kok
    2009 IEEE 59TH ELECTRONIC COMPONENTS AND TECHNOLOGY CONFERENCE, VOLS 1-4, 2009, : 1153 - +
  • [47] Thermal Stresses around Void in Through Silicon Via in 3D SiP
    Kinoshita, Takahiro
    Sugiura, Tomoya
    Kawakami, Takashi
    Matsumoto, Keiji
    Kohara, Sayuri
    Orii, Yasumitsu
    2014 INTERNATIONAL CONFERENCE ON ELECTRONICS PACKAGING (ICEP), 2014, : 105 - 108
  • [48] Reliability Study of 3D-WLP Through Silicon Via with Innovative Polymer Filling Integration
    Bouchoucha, M.
    Chausse, P.
    Moreau, S.
    Chapelon, L-L.
    Sillon, N.
    Thomas, O.
    2011 IEEE 61ST ELECTRONIC COMPONENTS AND TECHNOLOGY CONFERENCE (ECTC), 2011, : 567 - 572
  • [49] Strength evaluation of silicon die for 3D chip stacking packages using ABF as dielectric and barrier layer in through-silicon via
    Wu, C. J.
    Hsieh, M. C.
    Chiang, K. N.
    MICROELECTRONIC ENGINEERING, 2010, 87 (03) : 505 - 509
  • [50] Effect of External Factors on Copper Filling in 3D Integrated Through-Silicon-Vias (TSVs)
    Zhang, Yazhou
    Ding, Guifu
    Wang, Hong
    Cheng, Ping
    JOURNAL OF THE ELECTROCHEMICAL SOCIETY, 2015, 162 (09) : D427 - D434