Conformal Deposition of an Insulator Layer and Ag Nano Paste Filling of a Through Silicon Via for a 3D Interconnection

被引:8
|
作者
Baek, Kyu-Ha [1 ]
Kim, Dong-Pyo [1 ]
Park, Kun-Sik [1 ]
Ham, Yong-Hyun [1 ]
Do, Lee-Mi [1 ]
Lee, Kijun [2 ]
Kim, Kyung-Seob [3 ]
机构
[1] Elect & Telecommun Res Inst, Taejon 305700, South Korea
[2] Chungnam Natl Univ, Dept Elect Engn, Taejon 305764, South Korea
[3] Yeoju Inst Technol, Dept Elect Engn, Yeoju 469705, South Korea
关键词
DRIE; TSV; Ag nano paste; CVD oxidation; X-ray microscope; FIB; VIAS;
D O I
10.3938/jkps.59.2252
中图分类号
O4 [物理学];
学科分类号
0702 ;
摘要
In this study, we reported the feasibility of filling a high-aspect-ratio through silicon via (HAR-TSV) with Ag nano paste for a 3D interconnection. TSVs with aspect ratios of 8:1 similar to 10:1 were fabricated in a deep reactive etching system by using the Bosch process. Then, SiO2 insulators were deposited by using various chemical vapor deposition (CVD) processes, including plasma enhanced CVD oxides, of which precursors were silane (PECVD Oxide) and tetraethoxysilane (PECVD-TEOS), and sub-atmospheric CVD oxide (SACVD oxide). We succeeded in obtaining a SiO2 layer with good step coverage over 80% for all via CD sizes by using SACVD oxidation process. The thickness of SiO2 for the via top and the via bottom were in the range 158.8 similar to 161.5 nm and 162.6 similar to 170.7 nm, respectively. The HAR-TSVs were filled with Ag nano paste by using vacuum assisted paste printing. Then, the samples were cured on a hotplate.at 80 degrees C for 2 min. The temperature was increased to 180 degrees C at a rate of 25 degrees C/min and the samples were re-annealed for 2 min. We investigated the effects for the time of evacuation/purge process and of the vacuum drying on the filling properties. A field emission scanning electron microscope (FE-SEM), X-ray microscope and focused ion beam (FIB) microscope were used to investigate the filling profile of the TSV with Ag nano pastes. By increasing the evacuation/purge time and the vacuum drying time, we could fully fill the TSV was full filled with Ag nano paste and then form a metal plug.
引用
收藏
页码:2252 / 2258
页数:7
相关论文
共 50 条
  • [21] Wideband Capacitance Evaluation of Silicon-Insulator-Silicon Through-Silicon-Vias for 3D Integration Applications
    Wang, Xinghua
    Xiong, Miao
    Chen, Zhiming
    Li, Bohao
    Yan, Yangyang
    Ding, Yingtao
    IEEE ELECTRON DEVICE LETTERS, 2016, 37 (02) : 216 - 219
  • [22] The fatigue failure analysis of 3D SiP with Through Silicon Via
    Kang, Wenping
    He, Yang
    Zhu, Zhiyuan
    Miao, Min
    Chen, Jing
    Jin, Yufeng
    2011 12TH INTERNATIONAL CONFERENCE ON ELECTRONIC PACKAGING TECHNOLOGY AND HIGH DENSITY PACKAGING (ICEPT-HDP), 2011, : 637 - 640
  • [23] Vibration and drop analysis of 3D SiP with Through Silicon Via
    He, Yang
    Zhu, Zhiyuan
    Wang, GuanJiang
    Zhu, Yunhui
    Shi, Guangyi
    Miao, Min
    Chen, Jing
    Jin, Yufeng
    2012 13TH INTERNATIONAL CONFERENCE ON ELECTRONIC PACKAGING TECHNOLOGY & HIGH DENSITY PACKAGING (ICEPT-HDP 2012), 2012, : 827 - 832
  • [24] Research on Crosstalk Issue of Through Silicon Via for 3D Integration
    Kang, Ting
    Yan, Zhaowen
    Zhang, Wei
    Wang, Jianwei
    2015 28TH IEEE INTERNATIONAL SYSTEM-ON-CHIP CONFERENCE (SOCC), 2015, : 396 - 400
  • [25] Considerations on Integration of Through Silicon Via with 3D NAND Scaling
    Lu, Mei-Chien
    2019 IEEE 21ST ELECTRONICS PACKAGING TECHNOLOGY CONFERENCE (EPTC), 2019, : 6 - 12
  • [26] 3D Sensor Application with Open Through Silicon Via Technology
    Kraft, J.
    Schrank, F.
    Teva, J.
    Siegert, J.
    Koppitsch, G.
    Cassidy, C.
    Wachmann, E.
    Altmann, F.
    Brand, S.
    Schmidt, C.
    Petzold, M.
    2011 IEEE 61ST ELECTRONIC COMPONENTS AND TECHNOLOGY CONFERENCE (ECTC), 2011, : 560 - 566
  • [27] Thermal assessment of copper through silicon via in 3D IC
    Shin, Younhwan
    Kim, Sarah Eunkyung
    Kim, Sungdong
    MICROELECTRONIC ENGINEERING, 2016, 156 : 2 - 5
  • [28] Design, Process Development and Prototyping of 3D Packaging with Multi-Stacked Flip Chips and Peripheral Through Silicon Via Interconnection
    Hon, Ronald
    Lee, S. W. Ricky
    IEMT 2006: 31ST INTERNATIONAL CONFERENCE ON ELECTRONICS MANUFACTURING AND TECHNOLOGY, 2006, : 80 - 85
  • [29] A prospective low-k insulator for via-last through-silicon-vias (TSVs) in 3D integration
    Tung Thanh Bui
    Cheng, Xiaojin
    Watanabe, Naoya
    Kato, Fumiki
    Kikuchi, Katsuya
    Aoyagi, Masahiro
    2016 IEEE 66TH ELECTRONIC COMPONENTS AND TECHNOLOGY CONFERENCE (ECTC), 2016, : 2182 - 2187
  • [30] Process Solutions and Polymer Materials for 3D-WLP Through Silicon Via Filling
    Bouchoucha, M.
    Chausse, P.
    Henry, D.
    Sillon, N.
    2010 PROCEEDINGS 60TH ELECTRONIC COMPONENTS AND TECHNOLOGY CONFERENCE (ECTC), 2010, : 1696 - 1698