Design, Process Development and Prototyping of 3D Packaging with Multi-Stacked Flip Chips and Peripheral Through Silicon Via Interconnection

被引:0
|
作者
Hon, Ronald [1 ]
Lee, S. W. Ricky [1 ]
机构
[1] Hong Kong Univ Sci & Technol, Elect Packaging Lab, Ctr Adv Microsyst Packaging, Kowloon, Hong Kong, Peoples R China
关键词
D O I
暂无
中图分类号
T [工业技术];
学科分类号
08 ;
摘要
Three-dimensional packaging (3DP) is an emerging trend in microelectronics development toward system in package (SiP). 3D flip chip stacking structures with through si icon vias (TSVs) have very good potential for the implementation of 3D packaging. Prototype design and fabrication of multi-stacked flip chip three dimensional packaging (3DP) with TSVs formed by deep reactive ions etching (DRIE) and TSVs plugging by copper plating for interconnection are studied and discussed in details. The three middle chips and top chip are stacked by a flip chip bonder and the solder balls are reflowed to form the 3DP structure. Lead-free soldering and wafer thinning are also implemented in this prototype. In addition to the conceptual design, all wafer level fabrication processes are described and the subsequent die stacking assembly is also presented in this paper.
引用
收藏
页码:80 / 85
页数:6
相关论文
共 50 条
  • [1] Multi-stacked flip chips with copper plated through silicon vias and re-distribution for 3D system-in-package integration
    Lee, Shi-Wei Ricky
    Hon, Ronald
    ENABLING TECHNOLOGIES FOR 3-D INTEGRATION, 2007, 970 : 179 - +
  • [2] Multi-stack flip chip 3D packaging with copper plated through-silicon vertical interconnection
    Hon, R
    Lee, SWR
    Zhang, SX
    Wong, CK
    PROCEEDINGS OF THE 7TH ELECTRONICS PACKAGING TECHNOLOGY CONFERENCE, VOLS. 1 AND 2, 2005, : 384 - 389
  • [3] Reliability studies of a through via silicon stacked module for 3D microsystem packaging
    Yoon, Seung Wook
    Witarsa, David
    Lim, Samuel Yak Long
    Ganesh, Vetrivel
    Viswanath, Akella G. K.
    Chai, Tai Chong
    Navas, Khan O.
    Kripesh, Vaidyanathan
    56TH ELECTRONIC COMPONENTS & TECHNOLOGY CONFERENCE 2006, VOL 1 AND 2, PROCEEDINGS, 2006, : 1449 - +
  • [4] Development of 3D-packaging process technology for stacked memory chips
    Mitsuhashi, Toshiro
    Egawa, Yoshimi
    Kato, Osamu
    Saeki, Yoshihiro
    Kikuchi, Hidekazu
    Uchiyama, Shiro
    Shibata, Kayoko
    Yamada, Junji
    Ishino, Masakazu
    Ikeda, Hiroaki
    Takahashi, Nobuaki
    Kurita, Yoichiro
    Komuro, Masahiro
    Matsui, Satoshi
    Kawano, Masaya
    ENABLING TECHNOLOGIES FOR 3-D INTEGRATION, 2007, 970 : 155 - +
  • [5] Multi-stacked silicon wire waveguides and couplers toward 3D optical interconnects
    Kang, J.
    Nishiyama, N.
    Atsumi, Y.
    Amemiya, T.
    Arai, S.
    OPTOELECTRONIC INTERCONNECTS XIII, 2013, 8630
  • [6] 3D stacked flip chip packaging with through silicon vias and copper plating or conductive adhesive filling
    Lee, SWR
    Hon, R
    Zhang, SXD
    Wong, CK
    55TH ELECTRONIC COMPONENTS & TECHNOLOGY CONFERENCE, VOLS 1 AND 2, 2005 PROCEEDINGS, 2005, : 795 - 801
  • [7] Development and characterization of silicon via tapering process for 3D system in packaging application
    Ranganathan, N.
    Ebin, Liao
    Balasubramanian, N.
    Prasad, K.
    Pey, K. L.
    IPFA 2007: PROCEEDINGS OF THE 14TH INTERNATIONAL SYMPOSIUM ON THE PHYSICAL & FAILURE ANALYSIS OF INTEGRATED CIRCUITS, 2007, : 296 - +
  • [8] Thermo-mechanical Reliability Analysis of 3D Stacked-die Packaging with Through Silicon Via
    Chen, Zhaohui
    Song, Bin
    Wang, XueFang
    Liu, Sheng
    2010 11TH INTERNATIONAL CONFERENCE ON ELECTRONIC PACKAGING TECHNOLOGY & HIGH DENSITY PACKAGING (ICEPT-HDP), 2010, : 102 - 107
  • [9] A Wet Process To Etch Arrayed Vias For Through Silicon Via Application Of 3D Packaging
    Gao, Lanya
    Zhang, Junhong
    Zheng, Shuai
    Zhang, Shanshan
    Li, Ming
    2016 17TH INTERNATIONAL CONFERENCE ON ELECTRONIC PACKAGING TECHNOLOGY (ICEPT), 2016, : 1373 - 1376
  • [10] Development of Through Glass Via Technology For 3D Packaging
    Takahashi, Shintaro
    Horiuchi, Kohei
    Mori, Shigetoshi
    Tatsukoshi, Kentaro
    Ono, Motoshi
    Mikayama, Masaki
    Imajo, Nobuhiko
    Mobley, Tim
    2013 EUROPEAN MICROELECTRONICS PACKAGING CONFERENCE (EMPC), 2013,