Design, Process Development and Prototyping of 3D Packaging with Multi-Stacked Flip Chips and Peripheral Through Silicon Via Interconnection

被引:0
|
作者
Hon, Ronald [1 ]
Lee, S. W. Ricky [1 ]
机构
[1] Hong Kong Univ Sci & Technol, Elect Packaging Lab, Ctr Adv Microsyst Packaging, Kowloon, Hong Kong, Peoples R China
关键词
D O I
暂无
中图分类号
T [工业技术];
学科分类号
08 ;
摘要
Three-dimensional packaging (3DP) is an emerging trend in microelectronics development toward system in package (SiP). 3D flip chip stacking structures with through si icon vias (TSVs) have very good potential for the implementation of 3D packaging. Prototype design and fabrication of multi-stacked flip chip three dimensional packaging (3DP) with TSVs formed by deep reactive ions etching (DRIE) and TSVs plugging by copper plating for interconnection are studied and discussed in details. The three middle chips and top chip are stacked by a flip chip bonder and the solder balls are reflowed to form the 3DP structure. Lead-free soldering and wafer thinning are also implemented in this prototype. In addition to the conceptual design, all wafer level fabrication processes are described and the subsequent die stacking assembly is also presented in this paper.
引用
收藏
页码:80 / 85
页数:6
相关论文
共 50 条
  • [31] Conformal Deposition of an Insulator Layer and Ag Nano Paste Filling of a Through Silicon Via for a 3D Interconnection
    Baek, Kyu-Ha
    Kim, Dong-Pyo
    Park, Kun-Sik
    Ham, Yong-Hyun
    Do, Lee-Mi
    Lee, Kijun
    Kim, Kyung-Seob
    JOURNAL OF THE KOREAN PHYSICAL SOCIETY, 2011, 59 (03) : 2252 - 2258
  • [32] ROLE OF PROCESS GASES IN MAKING TAPERED THROUGH-SILICON VIAS FOR 3D MEMS PACKAGING
    Dixit, Pradeep
    Vahanen, Sami
    Salonen, Jaakko
    Monnoyer, Philippe
    2012 7TH INTERNATIONAL MICROSYSTEMS, PACKAGING, ASSEMBLY AND CIRCUITS TECHNOLOGY CONFERENCE (IMPACT), 2012,
  • [33] Effects of TSV (Through Silicon Via) Interposer/Chip on the Thermal Performances of 3D IC Packaging
    Lau, John H.
    Yue, Tang Gong
    Hoe, Germaine Yen Yi
    Wu, Zhang Xiao
    Chong, Chai Tai
    Damaruganath, Pinjala
    Vaidyanathan, Kripesh
    IPACK 2009: PROCEEDINGS OF THE ASME INTERPACK CONFERENCE 2009, VOL 1, 2010, : 67 - 74
  • [34] Scalable Through Silicon Via with Polymer Deep Trench Isolation for 3D Wafer Level Packaging
    Tezcan, Deniz S.
    Duval, Fabrice
    Philipsen, Harold
    Luhn, Ole
    Soussan, Philippe
    Swinnen, Bart
    2009 IEEE 59TH ELECTRONIC COMPONENTS AND TECHNOLOGY CONFERENCE, VOLS 1-4, 2009, : 1159 - 1164
  • [35] Reliability Challenges of Through-Silicon-Via (TSV) Stacked Memory Chips for 3-D Integration: from Transistors to Packages
    Son, Ho-Young
    Lee, Woong-Sun
    Noh, Seung-Kwon
    Suh, Min-Suk
    Oh, Jae-Sung
    Kim, Nam-Seog
    PROCEEDINGS OF THE 2013 IEEE INTERNATIONAL INTERCONNECT TECHNOLOGY CONFERENCE (IITC), 2013,
  • [36] Thermal aware Graphene Based Through Silicon Via Design for 3D IC
    Hossain, Nahid M.
    Hossain, MunEm
    Bin Yousuf, Abdul Hamid
    Chowdhury, Masud H.
    2013 IEEE INTERNATIONAL 3D SYSTEMS INTEGRATION CONFERENCE (3DIC), 2013,
  • [37] Development and Prospect of Coaxial Through-Silicon Via in 3D Integrated Circuits
    Junkai Ma
    Guangbao Shan
    Guoliang Li
    Zheng Liu
    Weihua Fan
    2023 24TH INTERNATIONAL CONFERENCE ON ELECTRONIC PACKAGING TECHNOLOGY, ICEPT, 2023,
  • [38] Block-level 3D IC Design with Through-Silicon-Via Planning
    Kim, Dae Hyun
    Topaloglu, Rasit Onur
    Lim, Sung Kyu
    2012 17TH ASIA AND SOUTH PACIFIC DESIGN AUTOMATION CONFERENCE (ASP-DAC), 2012, : 335 - 340
  • [39] Advanced Detection Method for Polymer Residues on Semiconductor Substrates 3D/TSV/Interposer: Through Silicon Via and Packaging
    Richter, H.
    Pfitzner, L.
    Pfeffer, M.
    Bauer, A.
    Siegert, J.
    Bodner, T.
    2016 27TH ANNUAL SEMI ADVANCED SEMICONDUCTOR MANUFACTURING CONFERENCE (ASMC), 2016, : 472 - 474
  • [40] Heat dissipation assessment of through silicon via (TSV)-based 3D IC packaging for CMOS image sensing
    Cheng, Hsien-Chie
    Huang, Tzu-Chin
    Hwang, Po-Wen
    Chen, Wen-Hwa
    MICROELECTRONICS RELIABILITY, 2016, 59 : 84 - 94