Conformal Deposition of an Insulator Layer and Ag Nano Paste Filling of a Through Silicon Via for a 3D Interconnection

被引:8
|
作者
Baek, Kyu-Ha [1 ]
Kim, Dong-Pyo [1 ]
Park, Kun-Sik [1 ]
Ham, Yong-Hyun [1 ]
Do, Lee-Mi [1 ]
Lee, Kijun [2 ]
Kim, Kyung-Seob [3 ]
机构
[1] Elect & Telecommun Res Inst, Taejon 305700, South Korea
[2] Chungnam Natl Univ, Dept Elect Engn, Taejon 305764, South Korea
[3] Yeoju Inst Technol, Dept Elect Engn, Yeoju 469705, South Korea
关键词
DRIE; TSV; Ag nano paste; CVD oxidation; X-ray microscope; FIB; VIAS;
D O I
10.3938/jkps.59.2252
中图分类号
O4 [物理学];
学科分类号
0702 ;
摘要
In this study, we reported the feasibility of filling a high-aspect-ratio through silicon via (HAR-TSV) with Ag nano paste for a 3D interconnection. TSVs with aspect ratios of 8:1 similar to 10:1 were fabricated in a deep reactive etching system by using the Bosch process. Then, SiO2 insulators were deposited by using various chemical vapor deposition (CVD) processes, including plasma enhanced CVD oxides, of which precursors were silane (PECVD Oxide) and tetraethoxysilane (PECVD-TEOS), and sub-atmospheric CVD oxide (SACVD oxide). We succeeded in obtaining a SiO2 layer with good step coverage over 80% for all via CD sizes by using SACVD oxidation process. The thickness of SiO2 for the via top and the via bottom were in the range 158.8 similar to 161.5 nm and 162.6 similar to 170.7 nm, respectively. The HAR-TSVs were filled with Ag nano paste by using vacuum assisted paste printing. Then, the samples were cured on a hotplate.at 80 degrees C for 2 min. The temperature was increased to 180 degrees C at a rate of 25 degrees C/min and the samples were re-annealed for 2 min. We investigated the effects for the time of evacuation/purge process and of the vacuum drying on the filling properties. A field emission scanning electron microscope (FE-SEM), X-ray microscope and focused ion beam (FIB) microscope were used to investigate the filling profile of the TSV with Ag nano pastes. By increasing the evacuation/purge time and the vacuum drying time, we could fully fill the TSV was full filled with Ag nano paste and then form a metal plug.
引用
收藏
页码:2252 / 2258
页数:7
相关论文
共 50 条
  • [1] Analysis of a metal filling and liner formation mechanism of the blind via with nano-Ag particles for TSV (through silicon via) interconnection
    Ham, Y-H
    Kim, D-P
    Baek, K-H
    Park, K-S
    Kwon, K-H
    Do, L-M
    JOURNAL OF MICROMECHANICS AND MICROENGINEERING, 2012, 22 (07)
  • [2] 3D THROUGH-SILICON VIA FILLING WITH ELECTROCHEMICAL NANOMATERIALS
    Dubin, V. M.
    PHYSICS, CHEMISTRY AND APPLICATIONS OF NANOSTRUCTURES: REVIEWS AND SHORT NOTES, 2013, : 331 - 339
  • [3] Characteristic of Through Silicon Via's Seed Layer Deposition and Via Filling
    Lee, Hyunju
    Choi, Manho
    Kwon, Se-Hun
    Lee, Jae-Ho
    Kim, Yangdo
    KOREAN JOURNAL OF MATERIALS RESEARCH, 2013, 23 (10): : 550 - 554
  • [4] Conformal EL Ni Fill in Through-Silicon-Via for 3D Interconnects
    Tiwari, C. S.
    PROCESSING MATERIALS OF 3D INTERCONNECTS, DAMASCENE AND ELECTRONICS PACKAGING, 2012, 41 (43): : 73 - 80
  • [5] Highly-Conformal Plasma-Enhanced Atomic-Layer Deposition Silicon Dioxide Liner for High Aspect-Ratio Through-Silicon Via 3D Interconnections
    Civale, Yann
    Redolfi, Augusto
    Velenis, Dimitrios
    Heylen, Nancy
    Beynet, Julien
    Jung, InSoo
    Woo, Jeong-Jun
    Swinnen, Bart
    Beyer, Gerald
    Beyne, Eric
    2012 4TH ELECTRONIC SYSTEM-INTEGRATION TECHNOLOGY CONFERENCE (ESTC), 2012,
  • [6] Through-Silicon via Interconnection for 3D Integration Using Room-Temperature Bonding
    Tanaka, Naotaka
    Yoshimura, Yasuhiro
    Kawashita, Michihiro
    Uematsu, Toshihide
    Miyazaki, Chuichi
    Toma, Norihisa
    Hanada, Kenji
    Nakanishi, Masaki
    Naito, Takahiro
    Kikuchi, Takafumi
    Akazawa, Takashi
    IEEE TRANSACTIONS ON ADVANCED PACKAGING, 2009, 32 (04): : 746 - 753
  • [7] Through glass via (TGV) filling process with conductive silver paste based on 3D printing technology
    Liu, Xinyue
    Yu, Chen
    Zhang, Zhenghao
    Yu, Daquan
    2024 25TH INTERNATIONAL CONFERENCE ON ELECTRONIC PACKAGING TECHNOLOGY, ICEPT, 2024,
  • [8] Microstructure-Dependent Conformal Atomic Layer Deposition on 3D Nanotopography
    Li, Qianqian
    Dong, Cezhou
    Nie, Anmin
    Liu, Jiabin
    Zhou, Wu
    Wang, Hongtao
    LANGMUIR, 2012, 28 (45) : 15809 - 15815
  • [9] The Electrical, Mechanical Properties of Through-Silicon-Via Insulation Layer for 3D ICs
    Seo, Sang-Woon
    Park, Jae-Hyun
    Seo, Min-Seok
    Kim, Gu-Sung
    2009 INTERNATIONAL CONFERENCE ON ELECTRONIC PACKAGING TECHNOLOGY & HIGH DENSITY PACKAGING (ICEPT-HDP 2009), 2009, : 1261 - +
  • [10] Process Integration and Challenges of Through Silicon Via (TSV) on Silicon-On Insulator (SOI) Substrate for 3D Heterogeneous Applications
    Lau, Guan-Kian
    Soon, Jeffrey
    Li, Hong-Yu
    Chui, K.
    Yu Mingbin
    2015 IEEE 17TH ELECTRONICS PACKAGING AND TECHNOLOGY CONFERENCE (EPTC), 2015,