Characteristic of Through Silicon Via's Seed Layer Deposition and Via Filling

被引:1
|
作者
Lee, Hyunju [1 ]
Choi, Manho [2 ]
Kwon, Se-Hun [1 ]
Lee, Jae-Ho [3 ]
Kim, Yangdo [1 ]
机构
[1] Pusan Natl Univ, Sch Mat Sci & Engn, Pusan 609735, South Korea
[2] Samsung Elect Mech, ACI Inspect Grp, Sejong 339702, South Korea
[3] Hongik Univ, Dept Mat Sci & Engn, Seoul 121791, South Korea
来源
KOREAN JOURNAL OF MATERIALS RESEARCH | 2013年 / 23卷 / 10期
关键词
seed layer; via filling; TSV; additives;
D O I
10.3740/MRSK.2013.23.10.550
中图分类号
T [工业技术];
学科分类号
08 ;
摘要
As continued scaling becomes increasingly difficult, 3D integration has emerged as a viable solution to achieve higher bandwidths and good power efficiency. 3D integration can be defined as a technology involving the stacking of multiple processed wafers containing integrated circuits on top of each other with vertical interconnects between the wafers. This type of 3D structure can improve performance levels, enable the integration of devices with incompatible process flows, and reduce form factors. Through silicon vias (TSVs), which directly connect stacked structures die-to-die, are an enabling technology for future 3D integrated systems. TSVs filled with copper using an electro-plating method are investigated in this study. DC and pulses are used as a current source for the electro-plating process as a means of via filling. A TiN barrier and Ru seed layers are deposited by plasma-enhanced atomic layer deposition (PEALD) with thicknesses of 10 and 30 nm, respectively. All samples electroplated by the DC current showed defects, even with additives. However, the samples electroplated by the pulse current showed defect-free super-filled via structures. The optimized condition for defect-free bottom-up super-filling was established by adjusting the additive concentrations in the basic plating solution of copper sulfate. The optimized concentrations of JGB and SPS were found to be 10 and 20 ppm, respectively.
引用
收藏
页码:550 / 554
页数:5
相关论文
共 50 条
  • [1] A 'mesh' seed layer for improved through-silicon-via fabrication
    Lai, Jiun-Hong
    Yang, Hyung Suk
    Chen, Hang
    King, Calvin R.
    Zaveri, Jesal
    Ravindran, Ramasamy
    Bakir, Muhannad S.
    JOURNAL OF MICROMECHANICS AND MICROENGINEERING, 2010, 20 (02)
  • [2] Conformal Deposition of an Insulator Layer and Ag Nano Paste Filling of a Through Silicon Via for a 3D Interconnection
    Baek, Kyu-Ha
    Kim, Dong-Pyo
    Park, Kun-Sik
    Ham, Yong-Hyun
    Do, Lee-Mi
    Lee, Kijun
    Kim, Kyung-Seob
    JOURNAL OF THE KOREAN PHYSICAL SOCIETY, 2011, 59 (03) : 2252 - 2258
  • [3] ATOMIC LAYER DEPOSITION TIN BARRIER LAYERS FOR THROUGH SILICON VIA APPLICATIONS
    Cai, Jian
    Zhang, Wenjie
    Wang, Shuidi
    Wang, Qian
    Wang, Dejun
    PROCEEDINGS OF THE ASME INTERNATIONAL MECHANICAL ENGINEERING CONGRESS AND EXPOSITION 2010, VOL 4, 2012, : 95 - +
  • [4] Investigations on via geometry and wetting behavior for the filling of Through Silicon Vias by copper electro deposition
    Hofmann, Lutz
    Kuechler, Matthias
    Gumprecht, Thomas
    Ecke, Ramona
    Schulz, Stefan
    Gessner, Thomas
    ADVANCED METALLIZATION CONFERENCE 2007 (AMC 2007), 2008, 23 : 623 - 630
  • [5] Copper seed layer repair using an electroplating process for through silicon via metallization
    Shen, Shao-Ping
    Chen, Wei-Hsiang
    Dow, Wei-Ping
    Kamitamari, Tohru
    Cheng, Eric
    Lin, Jing-Yuan
    Chang, Wu-Chung
    MICROELECTRONIC ENGINEERING, 2013, 105 : 25 - 30
  • [6] Co-MOCVD processed seed layer for through silicon via copper metallization
    Esmaeili, Sajjad
    Lilienthal, Katharina
    Nagy, Nicole
    Gerlich, Lukas
    Krause, Robert
    Uhlig, Benjamin
    MICROELECTRONIC ENGINEERING, 2019, 211 : 55 - 59
  • [7] Bottom-up Filling of Through Silicon Via (TSV) with Parylene as Sidewall Protection Layer
    Miao, Min
    Zhu, Yunhui
    Ji, Ming
    Ma, Shenglin
    Sun, Xin
    Jin, Yufeng
    2009 11TH ELECTRONICS PACKAGING TECHNOLOGY CONFERENCE (EPTC 2009), 2009, : 442 - 446
  • [8] Properties of TiN Films Deposited by Atomic Layer Deposition for Through Silicon Via Applications
    Zhang, Wenjie
    Cai, Jian
    Wang, Dejun
    Wang, Qian
    Wang, Shuidi
    2010 11TH INTERNATIONAL CONFERENCE ON ELECTRONIC PACKAGING TECHNOLOGY & HIGH DENSITY PACKAGING (ICEPT-HDP), 2010, : 7 - 11
  • [9] Dual etch processes of via and metal paste filling for through silicon via process
    Ham, Yong-Hyun
    Kim, Dong-Pyo
    Park, Kun-Sik
    Jeong, Ye-Sul
    Yun, Ho-Jin
    Baek, Kyu-Ha
    Kwon, Kwang-Ho
    Lee, Kijun
    Do, Lee-Mi
    THIN SOLID FILMS, 2011, 519 (20) : 6727 - 6731
  • [10] Effect of Different Pretreatments on Through Silicon Via Copper Filling
    Li, Yi
    Cao, Haiyong
    Feng, Xue
    Ling, Huiqin
    Li, Ming
    Sun, Jiangyan
    2013 14TH INTERNATIONAL CONFERENCE ON ELECTRONIC PACKAGING TECHNOLOGY (ICEPT), 2013, : 169 - +