Characteristic of Through Silicon Via's Seed Layer Deposition and Via Filling

被引:1
|
作者
Lee, Hyunju [1 ]
Choi, Manho [2 ]
Kwon, Se-Hun [1 ]
Lee, Jae-Ho [3 ]
Kim, Yangdo [1 ]
机构
[1] Pusan Natl Univ, Sch Mat Sci & Engn, Pusan 609735, South Korea
[2] Samsung Elect Mech, ACI Inspect Grp, Sejong 339702, South Korea
[3] Hongik Univ, Dept Mat Sci & Engn, Seoul 121791, South Korea
来源
KOREAN JOURNAL OF MATERIALS RESEARCH | 2013年 / 23卷 / 10期
关键词
seed layer; via filling; TSV; additives;
D O I
10.3740/MRSK.2013.23.10.550
中图分类号
T [工业技术];
学科分类号
08 ;
摘要
As continued scaling becomes increasingly difficult, 3D integration has emerged as a viable solution to achieve higher bandwidths and good power efficiency. 3D integration can be defined as a technology involving the stacking of multiple processed wafers containing integrated circuits on top of each other with vertical interconnects between the wafers. This type of 3D structure can improve performance levels, enable the integration of devices with incompatible process flows, and reduce form factors. Through silicon vias (TSVs), which directly connect stacked structures die-to-die, are an enabling technology for future 3D integrated systems. TSVs filled with copper using an electro-plating method are investigated in this study. DC and pulses are used as a current source for the electro-plating process as a means of via filling. A TiN barrier and Ru seed layers are deposited by plasma-enhanced atomic layer deposition (PEALD) with thicknesses of 10 and 30 nm, respectively. All samples electroplated by the DC current showed defects, even with additives. However, the samples electroplated by the pulse current showed defect-free super-filled via structures. The optimized condition for defect-free bottom-up super-filling was established by adjusting the additive concentrations in the basic plating solution of copper sulfate. The optimized concentrations of JGB and SPS were found to be 10 and 20 ppm, respectively.
引用
收藏
页码:550 / 554
页数:5
相关论文
共 50 条
  • [21] Inverse analysis of accelerator distribution in copper through silicon via filling
    Matsuoka, Tatsuro
    Otsubo, Keiichi
    Onishi, Yuki
    Amaya, Kenji
    Hayase, Masanori
    ELECTROCHIMICA ACTA, 2012, 82 : 356 - 362
  • [22] Understanding Effect of Additives in Copper Electroplating Filling for Through Silicon Via
    Miao, Min
    Zhu, Yunhui
    Bian, Yuan
    Sun, Xin
    Ma, Shenglin
    Cui, Qinghu
    Zhong, Xiao
    Fang, Runiu
    Chen, Jing
    Jin, Yufeng
    2012 IEEE 11TH INTERNATIONAL CONFERENCE ON SOLID-STATE AND INTEGRATED CIRCUIT TECHNOLOGY (ICSICT-2012), 2012, : 251 - 253
  • [23] Influence of Leveler Concentration on Copper Electrodeposition for Through Silicon Via Filling
    Ling, Huiqin
    Cao, Haiyong
    Guo, Yuliang
    Yu, Han
    Li, Ming
    Mao, Dali
    2009 INTERNATIONAL CONFERENCE ON ELECTRONIC PACKAGING TECHNOLOGY & HIGH DENSITY PACKAGING (ICEPT-HDP 2009), 2009, : 780 - +
  • [24] Optimization and Evaluation of Sputtering Barrier/Seed Layer in Through Silicon Via for 3-D Integration
    Tiwei Wei
    Jian Cai
    Qian Wang
    Yang Hu
    Lu Wang
    Ziyu Liu
    Zijian Wu
    Tsinghua Science and Technology, 2014, 19 (02) : 150 - 160
  • [25] Optimization and Evaluation of Sputtering Barrier/Seed Layer in Through Silicon Via for 3-D Integration
    Wei, Tiwei
    Cai, Jian
    Wang, Qian
    Hu, Yang
    Wang, Lu
    Liu, Ziyu
    Wu, Zijian
    TSINGHUA SCIENCE AND TECHNOLOGY, 2014, 19 (02) : 150 - 160
  • [26] Development of Fast Filling Acid Copper Plating for through Silicon via
    Nagano, Nobuaki
    Suzuki, Shota
    Kobayashi, Reito
    2024 International Conference on Electronics Packaging, ICEP 2024, 2024, : 227 - 228
  • [27] A Cu seed layer for Cu deposition on silicon
    Lee, MK
    Wang, HD
    Wang, JJ
    SOLID-STATE ELECTRONICS, 1997, 41 (05) : 695 - 702
  • [28] CU SEED, CMP PROCESS DEVELOPMENT AND VIA RESISTANCE EXTRACTION IN THROUGH SILICON VIA TECHNOLOGY
    Hu, Zheng-Jun
    Qu, Xin-Ping
    Lin, Hong
    Huang, Ren-Dong
    Zuo, Qing-Yun
    Li, Ming
    Chen, Shou-Mian
    Zhao, Yu-Hang
    2014 12TH IEEE INTERNATIONAL CONFERENCE ON SOLID-STATE AND INTEGRATED CIRCUIT TECHNOLOGY (ICSICT), 2014,
  • [29] Copper Electrochemical Deposition in Macroporous Silicon Arrays for Through Silicon Via Applications
    Defforge, T.
    Coudron, L.
    Gautier, G.
    Grimal, V.
    Ventura, L.
    Van, F. Tran
    2011 IEEE INTERNATIONAL INTERCONNECT TECHNOLOGY CONFERENCE AND MATERIALS FOR ADVANCED METALLIZATION (IITC/MAM), 2011,
  • [30] Silicon Interposer BGA Package with a Cu-Filled Through Silicon via and a Multi layer Redistribution Layer Fabricated via Electroplating
    Kim, Taeyoo
    Son, Hwajin
    Lim, Seung-Kyu
    Song, Yongil
    Suh, Sujeong
    JOURNAL OF NANOSCIENCE AND NANOTECHNOLOGY, 2014, 14 (12) : 8987 - 8992