LVDS I/O interface for Gb/s-per-pin operation in 0.35-μm CMOS

被引:132
|
作者
Boni, A [1 ]
Pierazzi, A [1 ]
Vecchi, D [1 ]
机构
[1] Univ Parma, Dipartimento Ingn Informaz, I-43100 Parma, Italy
关键词
back-plane drivers; CMOS integrated circuits; high-speed integrated circuits; input/output (I/O); low-power design; low-voltage differential signaling (LVDS);
D O I
10.1109/4.913751
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
This paper presents the design and the implementation of input/output (I/O) interface circuits for Gb/s-per-pin operation, fully compatible with low-voltage differential signaling (LVDS) standard. Due to the differential transmission technique and the low voltage swing, LVDS allows high transmission speeds and low power consumption at the same time, In the proposed transmitter, the required tolerance on the de output levels was achieved over process, temperature, and supply voltage variations with neither external components nor trimming procedures, by means of a closed-loop control circuit and an internal voltage reference. The proposed receiver implements a dual-gain-stage folded-cascode architecture which allows a 1.2-Gb/s transmission speed with the minimum common-mode and differential voltage at the input, The circuits were implemented in a 3.3-V 0.35-mum CMOS technology in a couple of test chips, Transmission operations up to 1.2 Gb/s with random data patterns and up to 2 Gb/s in asynchronous mode were demonstrated. The transmitter and receiver pad cells exhibit a power consumption of 43 and 33 mW, respectively.
引用
收藏
页码:706 / 711
页数:6
相关论文
共 50 条
  • [31] Clock and data recovery for 1.25Gb/s ethernet transceiver in 0.35μm CMOS
    Iravani, Kamran
    Saleh, Farid
    Lee, Donald
    Fung, Patrick
    Ta, Paul
    Miller, Gary
    [J]. Proceedings of the Custom Integrated Circuits Conference, 1999, : 261 - 264
  • [32] Clock and Data recovery for 1.25Gb/s ethernet transceiver in 0.35μm CMOS
    Iravani, K
    Saleh, F
    Lee, D
    Fung, P
    Ta, P
    Miller, G
    [J]. PROCEEDINGS OF THE IEEE 1999 CUSTOM INTEGRATED CIRCUITS CONFERENCE, 1999, : 261 - 264
  • [33] A 53.3 Mb/s 4x4 16-QAM MIMO decoder in 0.35-ρm CMOS
    Guo, Z
    Nilsson, P
    [J]. 2005 IEEE INTERNATIONAL SYMPOSIUM ON CIRCUITS AND SYSTEMS (ISCAS), VOLS 1-6, CONFERENCE PROCEEDINGS, 2005, : 4947 - 4950
  • [34] A 3.125-Gb/s inductorless transimpedance amplifier for optical communication in 0.35 mu m CMOS
    Xu Hui
    Feng Jun
    Liu Quan
    Li Wei
    [J]. JOURNAL OF SEMICONDUCTORS, 2011, 32 (10)
  • [35] 5 Gb/s LOW-NOISE AND HIGH BANDWIDTH 0.35 μm CMOS TRANSIMPEDANCE AMPLIFIER
    Hammoudi, Escid
    Mokhtar, Attari
    [J]. COMPUTATIONAL INTELLIGENCE IN BUSINESS AND ECONOMICS, 2010, 3 : 649 - 656
  • [36] A 3.6Gb/s/pin simultaneous bidirectional (SBD) I/O interface for high-speed DRAM
    Kim, JK
    Choi, JH
    Shin, SW
    Kim, CK
    Kim, HY
    Kim, WS
    Kim, C
    Cho, SI
    [J]. 2004 IEEE INTERNATIONAL SOLID-STATE CIRCUITS CONFERENCE, DIGEST OF TECHNICAL PAPERS, 2004, 47 : 414 - 415
  • [37] 1.5 V 0.35μm CMOS 3.2 Gb/s 1:4分接器设计
    邱玲
    冯军
    [J]. 上海交通大学学报, 2007, (S2) : 24 - 27
  • [38] A 1.8 Gb/s Fully Integrated Optical Receiver for OOK Visible Light Communication in 0.35 μm CMOS
    Fahs, Bassem
    Chowdhury, Asif
    Hella, Mona M.
    [J]. 2016 IEEE INTERNATIONAL SYMPOSIUM ON CIRCUITS AND SYSTEMS (ISCAS), 2016, : 934 - 937
  • [39] A 3.3-V, 10-b, 25-MSample/s two-step ADC in 0.35-μm CMOS
    van der Ploeg, H
    Remmers, R
    [J]. IEEE JOURNAL OF SOLID-STATE CIRCUITS, 1999, 34 (12) : 1803 - 1811
  • [40] (1/3) x VDD-to-(3/2) x VDD Wide-Range I/O Buffer Using 0.35-μm 3.3-V CMOS Technology
    Huang, Chi-Chun
    Lee, Tzung-Je
    Chang, Wei-Chih
    Wang, Chua-Chin
    [J]. IEEE TRANSACTIONS ON CIRCUITS AND SYSTEMS II-EXPRESS BRIEFS, 2010, 57 (02) : 126 - 130