共 50 条
- [31] Clock and data recovery for 1.25Gb/s ethernet transceiver in 0.35μm CMOS [J]. Proceedings of the Custom Integrated Circuits Conference, 1999, : 261 - 264
- [32] Clock and Data recovery for 1.25Gb/s ethernet transceiver in 0.35μm CMOS [J]. PROCEEDINGS OF THE IEEE 1999 CUSTOM INTEGRATED CIRCUITS CONFERENCE, 1999, : 261 - 264
- [33] A 53.3 Mb/s 4x4 16-QAM MIMO decoder in 0.35-ρm CMOS [J]. 2005 IEEE INTERNATIONAL SYMPOSIUM ON CIRCUITS AND SYSTEMS (ISCAS), VOLS 1-6, CONFERENCE PROCEEDINGS, 2005, : 4947 - 4950
- [35] 5 Gb/s LOW-NOISE AND HIGH BANDWIDTH 0.35 μm CMOS TRANSIMPEDANCE AMPLIFIER [J]. COMPUTATIONAL INTELLIGENCE IN BUSINESS AND ECONOMICS, 2010, 3 : 649 - 656
- [36] A 3.6Gb/s/pin simultaneous bidirectional (SBD) I/O interface for high-speed DRAM [J]. 2004 IEEE INTERNATIONAL SOLID-STATE CIRCUITS CONFERENCE, DIGEST OF TECHNICAL PAPERS, 2004, 47 : 414 - 415
- [38] A 1.8 Gb/s Fully Integrated Optical Receiver for OOK Visible Light Communication in 0.35 μm CMOS [J]. 2016 IEEE INTERNATIONAL SYMPOSIUM ON CIRCUITS AND SYSTEMS (ISCAS), 2016, : 934 - 937