Design of Asynchronous High Throughput SHA-256 Hardware Accelerator in 40nm CMOS

被引:0
|
作者
Li, Junshang [1 ]
He, Zishang [1 ]
Qin, Yajie [1 ]
机构
[1] Fudan Univ, State Key Lab ASIC & Syst, Shanghai 200433, Peoples R China
关键词
SHA-256; High Throughput; Asynchronous;
D O I
暂无
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
One of the major issues in implementation of hash functions algorithm is how to decrease the critical path delay and required area effectively. How to expand flexibility, generality and integrity are also important issues as well. As more information are stored and processed on the general-purpose microcontroller in the edge of internet of things (IoT), more efficient data encryption must be ensured. Before encryption of large data sets, it is preferred that the encryption is adapt to asynchronous operation for different volume and arrival data rate. In this paper, an asynchronous SHA-256 hardware accelerator with 32 computation clock cycles for each block is proposed and is at liberty to buffer intermediate hash values, which provides high throughput, robust transmission, adjustable computation frequency and is also easily integrated to microcontroller. The proposed design was implemented in SMIC 40nm technology and performed simulation and verification with Synopsys VCS. The results of post-synthesis simulation show the throughput up to 3.6Gbps.
引用
收藏
页数:4
相关论文
共 50 条
  • [21] A High Performance TIA Design in 40 nm CMOS
    Gungordu, Ali Dogus
    Dundar, Gunhan
    Yelten, Mustafa Berke
    2020 IEEE INTERNATIONAL SYMPOSIUM ON CIRCUITS AND SYSTEMS (ISCAS), 2020,
  • [22] A Radio Frequency Wideband Variable Gain Amplifier Design Based on 40nm CMOS Technology
    Lai, Xiaotong
    Zhang, Youming
    Tang, Xusheng
    Li, Junjie
    Huang, Fengyi
    Jiang, Nan
    2020 THE 5TH IEEE INTERNATIONAL CONFERENCE ON INTEGRATED CIRCUITS AND MICROSYSTEMS (ICICM 2020), 2020, : 117 - 120
  • [23] Design of Relaxation Digital-to-Analog Converters for Internet of Things Applications in 40nm CMOS
    Rubino, Roberto
    Crovettil, Paolo S.
    Aiello, Orazio
    2019 IEEE ASIA PACIFIC CONFERENCE ON CIRCUITS AND SYSTEMS (APCCAS 2019), 2019, : 13 - 16
  • [24] Schottky diodes in 40nm bulk CMOS for 1310nm high-speed optical receivers
    Diets, Wouter
    Steyaert, Michiel
    Tavernier, Filip
    2017 OPTICAL FIBER COMMUNICATIONS CONFERENCE AND EXHIBITION (OFC), 2017,
  • [25] A 1800μm2, 953Gbps/W AES Accelerator for IoT Applications in 40nm CMOS
    Lan, Jingjing
    Nambiar, Vishnu P.
    Wong, Ming Ming
    Li, Fei
    Gao, Yuan
    Chai, Kevin Tshun Chuan
    Anh Tuan Do
    2022 IEEE INTERNATIONAL SYMPOSIUM ON CIRCUITS AND SYSTEMS (ISCAS 22), 2022, : 2433 - 2437
  • [26] LEIA: A 2.05mm2 140mW Lattice Encryption Instruction Accelerator in 40nm CMOS
    Song, Shiming
    Tang, Wei
    Chen, Thomas
    Zhang, Zhengya
    2018 IEEE CUSTOM INTEGRATED CIRCUITS CONFERENCE (CICC), 2018,
  • [27] Low Power High Data Rate GHz Range Receiver in 40nm CMOS Technology
    Yu, XiaoPeng
    Lu, ZhengHao
    Lim, Wei Meng
    Yeo, Kiat Seng
    Liu, Yang
    Yan, X. L.
    Hu, Changhui
    2011 INTERNATIONAL CONFERENCE OF ELECTRON DEVICES AND SOLID-STATE CIRCUITS (EDSSC), 2011,
  • [28] A 23mW Face Recognition Accelerator in 40nm CMOS with Mostly-Read 5T Memory
    Jeon, Dongsuk
    Dong, Qing
    Kim, Yejoong
    Wang, Xiaolong
    Chen, Shuai
    Yu, Hao
    Blaauw, David
    Sylvester, Dennis
    2015 SYMPOSIUM ON VLSI CIRCUITS (VLSI CIRCUITS), 2015,
  • [29] A Hardware Design of ZUC-256 Stream Cipher of Pipelining Structure with High Throughput
    Liu Y.-T.
    Shen Z.-S.
    Fang S.
    Wang Y.
    Tien Tzu Hsueh Pao/Acta Electronica Sinica, 2023, 51 (02): : 438 - 445
  • [30] A 77.1-88.6 GHz Digitally Controlled Oscillator with High Frequency Resolution in 40nm CMOS
    Wang, Kui
    Tang, Lu
    2020 THE 5TH IEEE INTERNATIONAL CONFERENCE ON INTEGRATED CIRCUITS AND MICROSYSTEMS (ICICM 2020), 2020, : 310 - 313