Design of Asynchronous High Throughput SHA-256 Hardware Accelerator in 40nm CMOS

被引:0
|
作者
Li, Junshang [1 ]
He, Zishang [1 ]
Qin, Yajie [1 ]
机构
[1] Fudan Univ, State Key Lab ASIC & Syst, Shanghai 200433, Peoples R China
关键词
SHA-256; High Throughput; Asynchronous;
D O I
暂无
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
One of the major issues in implementation of hash functions algorithm is how to decrease the critical path delay and required area effectively. How to expand flexibility, generality and integrity are also important issues as well. As more information are stored and processed on the general-purpose microcontroller in the edge of internet of things (IoT), more efficient data encryption must be ensured. Before encryption of large data sets, it is preferred that the encryption is adapt to asynchronous operation for different volume and arrival data rate. In this paper, an asynchronous SHA-256 hardware accelerator with 32 computation clock cycles for each block is proposed and is at liberty to buffer intermediate hash values, which provides high throughput, robust transmission, adjustable computation frequency and is also easily integrated to microcontroller. The proposed design was implemented in SMIC 40nm technology and performed simulation and verification with Synopsys VCS. The results of post-synthesis simulation show the throughput up to 3.6Gbps.
引用
收藏
页数:4
相关论文
共 50 条
  • [31] A 79.28-89.6 GHz Digitally Controlled Oscillator with High Frequency Resolution in 40nm CMOS
    Liu, Peng
    Tang, Lu
    2018 3RD IEEE INTERNATIONAL CONFERENCE ON INTEGRATED CIRCUITS AND MICROSYSTEMS (ICICM), 2018, : 174 - 177
  • [32] Low-Power High Time Resolution Charge Detection ROIC in 40nm CMOS Technology
    Zaki, Alireza Mohammad
    Du, Yutong
    Nihtianov, Stoyan
    2024 IEEE INTERNATIONAL INSTRUMENTATION AND MEASUREMENT TECHNOLOGY CONFERENCE, I2MTC 2024, 2024,
  • [33] A 3.75Mb Embedded RRAM IP on 40nm High-Voltage CMOS Technology
    He, Yuan
    Ma, Chengxiang
    Ma, Xiangchao
    Huang, Yilong
    Zheng, Qianze
    Xi, Yue
    Wei, Qiumeng
    Li, Jianing
    He, Xiaodong
    Wu, Yongqin
    Bu, Weihai
    Zheng, Kai
    Kang, Jin
    Tang, Jianshi
    Gao, Bin
    Wu, Dong
    Qian, He
    Wu, Huaqiang
    2024 IEEE INTERNATIONAL MEMORY WORKSHOP, IMW, 2024,
  • [34] A 256x256 40nm/90nm CMOS 3D-Stacked 120dB-Dynamic-Range Reconfigurable Time-Resolved SPAD Imager
    Henderson, Robert K.
    Johnston, Nick
    Hutchings, Sam W.
    Gyongy, Istvan
    Al Abbas, Tarek
    Dutton, Neale
    Tyler, Max
    Chan, Susan
    Leach, Jonathan
    2019 IEEE INTERNATIONAL SOLID-STATE CIRCUITS CONFERENCE (ISSCC), 2019, 62 : 106 - +
  • [35] Design of 1.55 NEF, 2μA, Chopper Based Amplifier in 40nm CMOS for Biomedical Multichannel Integrated System
    Wargacki, Pawel
    Kmon, Piotr
    2022 29TH INTERNATIONAL CONFERENCE ON MIXED DESIGN OF INTEGRATED CIRCUITS AND SYSTEM (MIXDES 2022), 2022, : 99 - 104
  • [36] 40nm CMOS DC-DC PWM boost converter for high power audio in mobile application
    Neri, F.
    Lonka, S.
    Somayajula, S.
    Di Fazio, F.
    Cimaz, L.
    Cahu, S.
    Pantaleoni, R.
    IEEE INTERNATIONAL CONFERENCE ON ELECTRONICS DESIGN, SYSTEMS AND APPLICATIONS (ICEDSA 2012), 2012, : 92 - 97
  • [37] Design of a High Efficiency WLED Driver in 40 nm CMOS Technology
    Ahmad, Hani H.
    Shahroury, Fadi R.
    2020 32ND INTERNATIONAL CONFERENCE ON MICROELECTRONICS (ICM), 2020, : 285 - 288
  • [38] A High-Efficiency Linear Power Amplifier for 28GHz Mobile Communications in 40nm CMOS
    Zhang, Yang
    Reynaert, Patrick
    2017 IEEE RADIO FREQUENCY INTEGRATED CIRCUITS SYMPOSIUM (RFIC), 2017, : 33 - 36
  • [39] A Fully Integrated Multi-Mode High-Efficiency Transmitter for IoT Applications in 40nm CMOS
    Sharifzadeh, Mojtaba
    Masnadi-Shirazi, Amir Hossein
    Rajavi, Yashar
    Lavasani, Hossein Miri
    Taghivand, Mazhareddin
    2018 IEEE CUSTOM INTEGRATED CIRCUITS CONFERENCE (CICC), 2018,
  • [40] A 230mV-950mV 2.8Tbps/W Unified SHA256/SM3 Secure Hashing Hardware Accelerator in 14nm Tri-gate CMOS
    Suresh, Vikram
    Satpathy, Sudhir
    Mathew, Sanu
    Anders, Mark
    Kaul, Himanshu
    Agarwal, Amit
    Hsu, Steven
    Krishnamurthy, Ram
    ESSCIRC 2018 - IEEE 44TH EUROPEAN SOLID STATE CIRCUITS CONFERENCE (ESSCIRC), 2018, : 98 - 101