Design of Asynchronous High Throughput SHA-256 Hardware Accelerator in 40nm CMOS

被引:0
|
作者
Li, Junshang [1 ]
He, Zishang [1 ]
Qin, Yajie [1 ]
机构
[1] Fudan Univ, State Key Lab ASIC & Syst, Shanghai 200433, Peoples R China
关键词
SHA-256; High Throughput; Asynchronous;
D O I
暂无
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
One of the major issues in implementation of hash functions algorithm is how to decrease the critical path delay and required area effectively. How to expand flexibility, generality and integrity are also important issues as well. As more information are stored and processed on the general-purpose microcontroller in the edge of internet of things (IoT), more efficient data encryption must be ensured. Before encryption of large data sets, it is preferred that the encryption is adapt to asynchronous operation for different volume and arrival data rate. In this paper, an asynchronous SHA-256 hardware accelerator with 32 computation clock cycles for each block is proposed and is at liberty to buffer intermediate hash values, which provides high throughput, robust transmission, adjustable computation frequency and is also easily integrated to microcontroller. The proposed design was implemented in SMIC 40nm technology and performed simulation and verification with Synopsys VCS. The results of post-synthesis simulation show the throughput up to 3.6Gbps.
引用
收藏
页数:4
相关论文
共 50 条
  • [41] A 40nm CMOS Full Asynchronous Nano-Watt SAR ADC with 98% Leakage Power Reduction by Boosted Self Power Gating
    Sekimoto, Ryota
    Shikata, Akira
    Yoshioka, Kentaro
    Kuroda, Tadahiro
    Ishikuro, Hiroki
    2012 IEEE ASIAN SOLID STATE CIRCUITS CONFERENCE (A-SSCC), 2012, : 161 - 164
  • [42] 0.339fJ/bit/search Energy-Efficient TCAM Macro Design in 40nm LP CMOS
    Huang, Po-Tsang
    Lai, Shu-Lin
    Chuang, Ching-Te
    Hwang, Wei
    Huang, Jason
    Hu, Angelo
    Kan, Paul
    Jia, Michael
    Lv, Kimi
    Zhang, Bright
    2014 IEEE ASIAN SOLID-STATE CIRCUITS CONFERENCE (A-SSCC), 2014, : 129 - 132
  • [43] Design of an Analog Front-End Circuit for a 25Gb/s Optical Receiver in 40nm CMOS
    Xie S.
    Min C.
    Wei H.
    Mao L.
    Du Y.
    Tianjin Daxue Xuebao (Ziran Kexue yu Gongcheng Jishu Ban)/Journal of Tianjin University Science and Technology, 2020, 53 (12): : 1295 - 1300
  • [44] Circuit Monitoring Across Design Life-Cycle in 28nm FD-SOI and 40nm Bulk CMOS technologies
    Clerc, Sylvain
    Dhori, Kedar Janardan
    Wilson, Robin M.
    Goel, Rohit
    Marchal, Sebastien
    Pourchon, Franck
    Dutto, Christian
    Gomez, Ricardo Gomez
    ESSCIRC 2021 - IEEE 47TH EUROPEAN SOLID STATE CIRCUITS CONFERENCE (ESSCIRC), 2021, : 271 - 274
  • [45] A Hardware Optimized High Throughput LDPC Decoder Supporting 3 Tb/s in 28 nm CMOS
    Lopacinski, Lukasz
    Hasani, Alireza
    Panic, Goran
    Maletic, Nebojsa
    Gutierrez, Jesus
    Krstic, Milos
    Grass, Eckhard
    Kraemer, Rolf
    2022 IEEE 33RD ANNUAL INTERNATIONAL SYMPOSIUM ON PERSONAL, INDOOR AND MOBILE RADIO COMMUNICATIONS (IEEE PIMRC), 2022, : 1326 - 1331
  • [46] A Throughput-Agnostic 11.9-13.6GOPS/mW Multi-Signal Classification SoC for Cognitive Radios in 40nm CMOS
    Yuan, Fang-Li
    Palani, Rakesh Kumar
    Basir-Kazeruni, Sina
    Shih, Hundo
    Saha, Anindya
    Harjani, Ramesh
    Markovic, Dejan
    2015 SYMPOSIUM ON VLSI CIRCUITS (VLSI CIRCUITS), 2015,
  • [47] A high-speed low-power SAR ADC in 40nm CMOS with combined energy-efficient techniques
    Huang, Yujia
    Meng, Qiao
    Li, Fei
    Wu, Jie
    IEICE ELECTRONICS EXPRESS, 2021, 18 (11):
  • [48] Ultra-High Bandwidth Fully-Differential Three-Stage Operational Amplifiers in 40nm Digital CMOS
    Chen, Hong
    Milovanovic, Vladimir
    Giotta, Dario
    Zimmermann, Horst
    PROCEEDINGS OF THE 2013 IEEE 16TH INTERNATIONAL SYMPOSIUM ON DESIGN AND DIAGNOSTICS OF ELECTRONIC CIRCUITS & SYSTEMS (DDECS), 2013, : 76 - 81
  • [49] Low-Power High-Linearity Area-Efficient Multi-Mode GNSS RF Receiver in 40nm CMOS
    Li, Jinbo
    Chen, Dongpo
    Guan, Rui
    Qin, Peng
    Lu, Zhijian
    Zhou, Jianjun
    2012 IEEE INTERNATIONAL SYMPOSIUM ON CIRCUITS AND SYSTEMS (ISCAS 2012), 2012, : 1291 - 1294
  • [50] High density low leakage SRAM standby current reduction with a channel stop implant in p-type well in 40nm CMOS development
    Li, Yong
    Tao, Jiajia
    Huang, S. K.
    Lin, David
    Zhang, Shuai
    Ju, Jianhua
    Jin, Da
    Yu, Shaofeng
    CHINA SEMICONDUCTOR TECHNOLOGY INTERNATIONAL CONFERENCE 2013 (CSTIC 2013), 2013, 52 (01): : 111 - 116