A 32 nm Read Disturb-free 11T SRAM Cell with Improved Write Ability

被引:6
|
作者
Mansore, S. R. [1 ,2 ]
Gamad, R. S. [1 ]
Mishra, D. K. [1 ]
机构
[1] Shri GS Inst Technol & Sci, Elect & Instrumentat Engn Dept, Indore 452003, India
[2] Ujjain Engn Coll, Elect & Commun Engn Dept, Ujjain 456010, Madhya Pradesh, India
关键词
Read stability; static random access memory (SRAM); write ability; LOW-VOLTAGE; SUBTHRESHOLD SRAM; CMOS;
D O I
10.1142/S021812662050067X
中图分类号
TP3 [计算技术、计算机技术];
学科分类号
0812 ;
摘要
Data stability, write ability and leakage power are major concerns in submicron static random access memory (SRAM) cell design. This paper presents an 11T SRAM cell with differential write and single-ended read. Proposed cell offers improved write ability by interrupting its ground connection during write operation. Separate read buffer provides disturb-free read operation. Characteristics are obtained from HSPICE simulation using 32 nm high-performance predictive technology model. Simulation results show that the proposed cell achieves 4.5x and 1.06x higher read static noise margin (RSNM) as compared to conventional 6T (C6T) and PNN-based 10T cells, respectively, at 0.4 V. Write static noise margin (WSNM) of the proposed design is 1.65x, 1.71x and 1.77x larger as compared to those of C6T, PPN-based 10T and PNN-based 10T cells, respectively, at 0.4V. Write "1" delay of the proposed cell is 0.108x and 0.81x as those of PPN10T and PNN10T cells, respectively. Proposed circuit consumes 1.40x lesser read power as compared to PPN10T cell at 0.4 V. Leakage power of the proposed cell is 0.35x of C6T cell at 0.4 V. Proposed 11T cell occupies 1.65x larger area as compared to that of conventional 6T.
引用
下载
收藏
页数:16
相关论文
共 50 条
  • [41] 56.67 fJ/bit single-ended disturb-free 5T loadless 4 kb SRAM using 90 nm CMOS technology
    Wang, Chua-Chin
    Wang, Deng-Shain
    Chen, Sih-Yu
    ANALOG INTEGRATED CIRCUITS AND SIGNAL PROCESSING, 2018, 96 (03) : 435 - 443
  • [42] Design and analysis of noise margin, write ability and read stability of organic and hybrid 6-T SRAM cell
    Kumar, Brijesh
    Kaushik, Brajesh Kumar
    Negi, Yuvraj Singh
    MICROELECTRONICS RELIABILITY, 2014, 54 (12) : 2801 - 2812
  • [43] A Subthreshold 10T SRAM Cell With Enhanced Read and Write Operations
    Zhang, Jiubai
    Wu, Xiaoqing
    Yi, Xilin
    Lv, Jiaxun
    He, Yajuan
    2019 IEEE INTERNATIONAL SYMPOSIUM ON CIRCUITS AND SYSTEMS (ISCAS), 2019,
  • [44] Design and investigation of stability- and power-improved 11T SRAM cell for low-power devices
    Abbasian, Erfan
    Birla, Shilpi
    Moslem, Emad Mojaveri
    INTERNATIONAL JOURNAL OF CIRCUIT THEORY AND APPLICATIONS, 2022, 50 (11) : 3827 - 3845
  • [45] A 40-nm CMOS Multifunctional Computing-in-Memory (CIM) Using Single-Ended Disturb-Free 7T 1-Kb SRAM
    Wang, Chua-Chin
    Tolentino, Lean Karlo S.
    Huang, Chia-Yi
    Yeh, Chia-Hung
    IEEE TRANSACTIONS ON VERY LARGE SCALE INTEGRATION (VLSI) SYSTEMS, 2021, 29 (12) : 2172 - 2185
  • [46] A Bit-Interleaved 2-Port Subthreshold 6T SRAM Array with High Write-Ability and SNM-Free Read in 90 nm
    Sil, Abhijit
    Bayoumi, Magdy
    JOURNAL OF LOW POWER ELECTRONICS, 2011, 7 (01) : 96 - 109
  • [47] An 11T SRAM Cell for the Dual-Direction In-Array Logic/CAM Operations
    Wei, Feng
    Cui, Xiaole
    Zhang, Sunrui
    Zhang, Xing
    IEEE TRANSACTIONS ON CIRCUITS AND SYSTEMS II-EXPRESS BRIEFS, 2024, 71 (04) : 2329 - 2333
  • [48] A low power, high speed FinFET based 6T SRAM cell with enhanced write ability and read stability
    Premavathi, Rahaprian Mudiarasan
    Tong, Qiang
    Choi, Ken
    Lee, Yunsik
    2016 INTERNATIONAL SOC DESIGN CONFERENCE (ISOCC), 2016, : 311 - 312
  • [49] A Novel High Write Speed, Low Power, Read-SNM-Free 6T SRAM Cell
    Sil, Abhijit
    Ghosh, Sournik
    Gogineni, Neeharika
    Bayoumi, Magdy
    2008 51ST MIDWEST SYMPOSIUM ON CIRCUITS AND SYSTEMS, VOLS 1 AND 2, 2008, : 771 - 774
  • [50] A Single-Ended Disturb-Free 9T Subthreshold SRAM With Cross-Point Data-Aware Write Word-Line Structure, Negative Bit-Line, and Adaptive Read Operation Timing Tracing
    Tu, Ming-Hsien
    Lin, Jihi-Yu
    Tsai, Ming-Chien
    Lu, Chien-Yu
    Lin, Yuh-Jiun
    Wang, Meng-Hsueh
    Huang, Huan-Shun
    Lee, Kuen-Di
    Shih, Wei-Chiang
    Jou, Shyh-Jye
    Chuang, Ching-Te
    IEEE JOURNAL OF SOLID-STATE CIRCUITS, 2012, 47 (06) : 1469 - 1482