A Single-Ended Disturb-Free 9T Subthreshold SRAM With Cross-Point Data-Aware Write Word-Line Structure, Negative Bit-Line, and Adaptive Read Operation Timing Tracing

被引:128
|
作者
Tu, Ming-Hsien [1 ,2 ]
Lin, Jihi-Yu [1 ,2 ]
Tsai, Ming-Chien [1 ,2 ]
Lu, Chien-Yu [1 ,2 ]
Lin, Yuh-Jiun [1 ,2 ,3 ]
Wang, Meng-Hsueh [1 ,2 ]
Huang, Huan-Shun [1 ,2 ]
Lee, Kuen-Di [1 ,2 ,4 ]
Shih, Wei-Chiang [1 ,2 ]
Jou, Shyh-Jye [1 ,2 ]
Chuang, Ching-Te [1 ,2 ]
机构
[1] Natl Chiao Tung Univ, Dept Elect Engn, Hsinchu 300, Taiwan
[2] Natl Chiao Tung Univ, Inst Elect, Hsinchu 300, Taiwan
[3] Faraday Technol Corp, Memory Compiler Architecture & Design Flow, Hsinchu, Taiwan
[4] Faraday Technol Corp, Adv Memory Compiler Circuit Design & Flow Dev, Hsinchu, Taiwan
关键词
Low power; low voltage; negative bit-line (BL); subthreshold SRAM cell; timing tracing; LOW-POWER; SENSE-AMPLIFIER; 8T SRAM; CELL; DESIGN; BITLINE;
D O I
10.1109/JSSC.2012.2187474
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
This paper presents a novel single-ended disturb-free 9T subthreshold SRAM cell with cross-point data-aware Write word-line structure. The disturb-free feature facilitates bit-inter-leaving architecture, which can reduce multiple-bit upsets in a single word and enhance soft error immunity by employing Error Checking and Correction (ECC) technique. The proposed 9T SRAM cell is demonstrated by a 72 Kb SRAM macro with a Negative Bit-Line (NBL) Write-assist and an adaptive Read operation timing tracing circuit implemented in 65 nm low-leakage CMOS technology. Measured full Read and Write functionality is error free with V-DD down to 0.35 V (similar to 0.15 V lower than the threshold voltage) with 229 KHz frequency and 4.05 mu W power. Data is held down to 0.275 V with 2.29 mu W Standby power. The minimum energy per operation is 4.5 pJ at 0.5 V. The 72 Kb SRAM macro has wide operation range from 1.2 V down to 0.35 V, with operating frequency of around 200 MHz for V-DD around/above 1.0 V.
引用
收藏
页码:1469 / 1482
页数:14
相关论文
共 5 条
  • [1] A 40 nm 512 kb Cross-Point 8 T Pipeline SRAM With Binary Word-Line Boosting Control, Ripple Bit-Line and Adaptive Data-Aware Write-Assist
    Lien, Nan-Chun
    Chu, Li-Wei
    Chen, Chien-Hen
    Yang, Hao-I.
    Tu, Ming-Hsien
    Kan, Paul-Sen
    Hu, Yong-Jyun
    Chuang, Ching-Te
    Jou, Shyh-Jye
    Hwang, Wei
    [J]. IEEE TRANSACTIONS ON CIRCUITS AND SYSTEMS I-REGULAR PAPERS, 2014, 61 (12) : 3416 - 3425
  • [2] A read-disturb-free and write-ability enhanced 9T SRAM with data-aware write operation
    Lv, Jiaxun
    Wang, Zilin
    Huang, Maohang
    He, Yajuan
    [J]. INTERNATIONAL JOURNAL OF ELECTRONICS, 2022, 109 (01) : 23 - 37
  • [3] A 0.33 V 2.5 μW cross-point data-aware write structure, read-half-select disturb-free sub-threshold SRAM in 130 nm CMOS
    Jin, Wei
    He, Weifeng
    Jiang, Jianfei
    Huang, Haichao
    Zhao, Xuejun
    Sun, Yanan
    Chen, Xin
    Jing, Naifeng
    [J]. INTEGRATION-THE VLSI JOURNAL, 2017, 58 : 27 - 34
  • [4] A 0.33-V, 500-kHz, 3.94-μW 40-nm 72-Kb 9T Subthreshold SRAM With Ripple Bit-Line Structure and Negative Bit-Line Write-Assist
    Lu, Chien-Yu
    Tu, Ming-Hsien
    Yang, Hao-I
    Wu, Ya-Ping
    Huang, Huan-Shun
    Lin, Yuh-Jiun
    Lee, Kuen-Di
    Kao, Yung-Shin
    Chuang, Ching-Te
    Jou, Shyh-Jye
    Hwang, Wei
    [J]. IEEE TRANSACTIONS ON CIRCUITS AND SYSTEMS II-EXPRESS BRIEFS, 2012, 59 (12) : 863 - 867
  • [5] A 40nm 1.0Mb 6T Pipeline SRAM with Digital-Based Bit-Line Under-Drive, Three-Step-Up Word-Line, Adaptive Data-Aware Write-Assist with VCS Tracking and Adaptive Voltage Detector for Boosting Control
    Liao, Wei-Nan
    Lien, Nan-Chun
    Chang, Chi-Shin
    Chu, Li-Wei
    Yang, Hao-I
    Chuang, Ching-Te
    Jou, Shyh-Jye
    Hwang, Wei
    Tu, Ming-Hsien
    Huang, Huan-Shun
    Wang, Jian-Hao
    Kan, Paul-Sen
    Hu, Yong-Jyun
    [J]. 2013 IEEE 26TH INTERNATIONAL SOC CONFERENCE (SOCC), 2013, : 110 - 115