On Effective TSV Repair for 3D-Stacked ICs

被引:0
|
作者
Jiang, Li [1 ,2 ]
Xu, Qiang [1 ,2 ]
Eklow, Bill [3 ]
机构
[1] Chinese Univ Hong Kong, Dept Comp Sci & Engn, CUhk REliable Comp Lab CURE, Shatin, Hong Kong, Peoples R China
[2] Chinese Acad Sci, Shenzhen Inst Adv Technol, Beijing, Peoples R China
[3] Cisco Syst, San Jose, CA USA
关键词
CIRCUITS; DESIGN; YIELD;
D O I
暂无
中图分类号
TP [自动化技术、计算机技术];
学科分类号
0812 ;
摘要
3D-stacked ICs that employ through-silicon vias (TSVs) to connect multiple dies vertically have gained wide-spread interest in the semiconductor industry. In order to be commercially viable, the assembly yield for 3D-stacked ICs must be as high as possible, requiring TSVs to be reparable. Existing techniques typically assume TSV faults to be uniformly distributed and use neighboring TSVs to repair faulty ones, if any. In practice, however, clustered TSV faults are quite common due to the fact that the TSV bonding quality depends on surface roughness and cleaness of silicon dies, rendering prior TSV redundancy solutions less effective. To resolve this problem, we present a novel TSV repair framework, including a hardware architecture that enables faulty TSVs to be repaired by redundant TSVs that are farther apart, and the corresponding repair algorithm. By doing so, the manufacturing yield for 3D-stacked ICs can be dramatically improved, as demonstrated in our experimental results.
引用
收藏
页码:793 / 798
页数:6
相关论文
共 50 条
  • [21] Optimized Mid-bond Order for 3D-Stacked ICs Considering Failed Bonding
    Liang Huaguo
    Chang Hao
    Li Yang
    Wang Wei
    Chen Tian
    Xu Hui
    [J]. CHINESE JOURNAL OF ELECTRONICS, 2015, 24 (02) : 223 - 228
  • [22] Optimized Mid-bond Order for 3D-Stacked ICs Considering Failed Bonding
    LIANG Huaguo
    CHANG Hao
    LI Yang
    WANG Wei
    CHEN Tian
    XU Hui
    [J]. Chinese Journal of Electronics, 2015, 24 (02) : 223 - 228
  • [23] Optimized Stacking Order for 3D-Stacked ICs Considering the Probability and Cost of Failed Bonding
    Chang Hao
    Liang Huaguo
    Li Yang
    Ouyang Yiming
    [J]. 2014 INTERNATIONAL SYMPOSIUM ON VLSI DESIGN, AUTOMATION AND TEST (VLSI-DAT), 2014,
  • [24] Thermal-aware TSV Repair for Electromigration in 3D ICs
    Wang, Shengcheng
    Tahoori, Mehdi B.
    Chakrabarty, Krishnendu
    [J]. PROCEEDINGS OF THE 2016 DESIGN, AUTOMATION & TEST IN EUROPE CONFERENCE & EXHIBITION (DATE), 2016, : 1291 - 1296
  • [25] Integration challenges of copper Through Silicon Via (TSV) metallization for 3D-stacked IC integration
    Van Olmen, J.
    Huyghebaert, C.
    Coenen, J.
    Van Aelst, J.
    Sleeckx, E.
    Van Ammel, A.
    Armini, S.
    Katti, G.
    Vaes, J.
    Dehaene, W.
    Beyne, E.
    Travaly, Y.
    [J]. MICROELECTRONIC ENGINEERING, 2011, 88 (05) : 745 - 748
  • [26] TSV-aware Interconnect Length and Power Prediction for 3D Stacked ICs
    Kim, Dae Hyun
    Mukhopadhyay, Saibal
    Lim, Sung Kyu
    [J]. PROCEEDINGS OF THE 2009 IEEE INTERNATIONAL INTERCONNECT TECHNOLOGY CONFERENCE, 2009, : 26 - 28
  • [27] Decoupling Capacitor Stacked Chip (DCSC) in TSV-based 3D-ICs
    Song, Eunseok
    Koo, Kyoungchoul
    Kim, Myunghoi
    Pak, Jun So
    Kim, Joungho
    [J]. 2011 IEEE 20TH CONFERENCE ON ELECTRICAL PERFORMANCE OF ELECTRONIC PACKAGING AND SYSTEMS (EPEPS), 2011, : 235 - 238
  • [28] Test Infrastructure Development and Test Scheduling of 3D-Stacked ICs Under Resource and Power Constraints
    Karmakar, Rajit
    Agarwal, Aditya
    Chattopadhyay, Santanu
    [J]. 2015 IEEE 24TH ASIAN TEST SYMPOSIUM (ATS), 2015, : 73 - 78
  • [29] Recovery-aware Proactive TSV Repair for Electromigration in 3D ICs
    Wang, Shengcheng
    Zhao, Hongyang
    Tan, Sheldon X. -D.
    Tahoori, Mehdi B.
    [J]. PROCEEDINGS OF THE 2017 DESIGN, AUTOMATION & TEST IN EUROPE CONFERENCE & EXHIBITION (DATE), 2017, : 220 - 225
  • [30] TSV Repairing for 3D ICs using Redundant TSV
    Ghosh, Sudeep
    Roy, Surajit Kumar
    Rahaman, Hafizur
    Giri, Chandan
    [J]. 2017 7TH INTERNATIONAL SYMPOSIUM ON EMBEDDED COMPUTING AND SYSTEM DESIGN (ISED), 2017,