On Effective TSV Repair for 3D-Stacked ICs

被引:0
|
作者
Jiang, Li [1 ,2 ]
Xu, Qiang [1 ,2 ]
Eklow, Bill [3 ]
机构
[1] Chinese Univ Hong Kong, Dept Comp Sci & Engn, CUhk REliable Comp Lab CURE, Shatin, Hong Kong, Peoples R China
[2] Chinese Acad Sci, Shenzhen Inst Adv Technol, Beijing, Peoples R China
[3] Cisco Syst, San Jose, CA USA
关键词
CIRCUITS; DESIGN; YIELD;
D O I
暂无
中图分类号
TP [自动化技术、计算机技术];
学科分类号
0812 ;
摘要
3D-stacked ICs that employ through-silicon vias (TSVs) to connect multiple dies vertically have gained wide-spread interest in the semiconductor industry. In order to be commercially viable, the assembly yield for 3D-stacked ICs must be as high as possible, requiring TSVs to be reparable. Existing techniques typically assume TSV faults to be uniformly distributed and use neighboring TSVs to repair faulty ones, if any. In practice, however, clustered TSV faults are quite common due to the fact that the TSV bonding quality depends on surface roughness and cleaness of silicon dies, rendering prior TSV redundancy solutions less effective. To resolve this problem, we present a novel TSV repair framework, including a hardware architecture that enables faulty TSVs to be repaired by redundant TSVs that are farther apart, and the corresponding repair algorithm. By doing so, the manufacturing yield for 3D-stacked ICs can be dramatically improved, as demonstrated in our experimental results.
引用
收藏
页码:793 / 798
页数:6
相关论文
共 50 条
  • [41] MAC: Memory Access Coalescer for 3D-Stacked Memory
    Wang, Xi
    Tumeo, Antonino
    Leidel, John D.
    Li, Jie
    Chen, Yong
    [J]. PROCEEDINGS OF THE 48TH INTERNATIONAL CONFERENCE ON PARALLEL PROCESSING (ICPP 2019), 2019,
  • [42] Quantifying and Coping with Parametric Variations in 3D-Stacked Microarchitectures
    Ozdemir, Serkan
    Pan, Yan
    Das, Abhishek
    Memik, Gokhan
    Loh, Gabriel
    Choudhary, Alok
    [J]. PROCEEDINGS OF THE 47TH DESIGN AUTOMATION CONFERENCE, 2010, : 144 - 149
  • [43] Research on Thermal Analysis Method of 3D-stacked MRAM
    Yong, Ruo-Xue
    Jiang, Yan-Feng
    [J]. Tien Tzu Hsueh Pao/Acta Electronica Sinica, 2023, 51 (10): : 2775 - 2782
  • [44] Electrical Modeling of 3D Stacked TSV
    Zhang, Zhi-Min
    Lin, Shin-Chun
    Pan, Chung-Long
    Huang, Yu-Jung
    [J]. 2017 12TH INTERNATIONAL MICROSYSTEMS, PACKAGING, ASSEMBLY AND CIRCUITS TECHNOLOGY CONFERENCE (IMPACT), 2017, : 254 - 257
  • [45] Data Reorganization in Memory Using 3D-stacked DRAM
    Akin, Berkin
    Franchetti, Franz
    Hoe, James C.
    [J]. 2015 ACM/IEEE 42ND ANNUAL INTERNATIONAL SYMPOSIUM ON COMPUTER ARCHITECTURE (ISCA), 2015, : 131 - 143
  • [46] Recovery-Aware Proactive TSV Repair for Electromigration Lifetime Enhancement in 3-D ICs
    Wang, Shengcheng
    Kim, Taeyoung
    Sun, Zeyu
    Tan, Sheldon X. -D.
    Tahoori, Mehdi B.
    [J]. IEEE TRANSACTIONS ON VERY LARGE SCALE INTEGRATION (VLSI) SYSTEMS, 2018, 26 (03) : 531 - 543
  • [47] TSV-Aware Interconnect Distribution Models for Prediction of Delay and Power Consumption of 3-D Stacked ICs
    Kim, Dae Hyun
    Mukhopadhyay, Saibal
    Lim, Sung Kyu
    [J]. IEEE TRANSACTIONS ON COMPUTER-AIDED DESIGN OF INTEGRATED CIRCUITS AND SYSTEMS, 2014, 33 (09) : 1384 - 1395
  • [48] Built-In Self-Repair for Manufacturing and Runtime TSV Defects in 3D ICs
    Maity, Dilip Kumar
    Roy, Surajit Kumar
    Giri, Chandan
    [J]. 2020 IEEE INTERNATIONAL TEST CONFERENCE INDIA (ITC INDIA), 2020, : 40 - 45
  • [49] Capacitive and Inductive TSV-to-TSV Resilient Approaches for 3D ICs
    Yaghini, Pooria M.
    Eghbal, Ashkan
    Yazdi, Siavash S.
    Bagherzadeh, Nader
    Green, Michael M.
    [J]. IEEE TRANSACTIONS ON COMPUTERS, 2016, 65 (03) : 693 - 705
  • [50] IMEC demonstrates feasibility of 3D-stacked IC integration
    不详
    [J]. ELECTRONICS WORLD, 2007, 113 (1855): : 4 - 4