On Effective TSV Repair for 3D-Stacked ICs

被引:0
|
作者
Jiang, Li [1 ,2 ]
Xu, Qiang [1 ,2 ]
Eklow, Bill [3 ]
机构
[1] Chinese Univ Hong Kong, Dept Comp Sci & Engn, CUhk REliable Comp Lab CURE, Shatin, Hong Kong, Peoples R China
[2] Chinese Acad Sci, Shenzhen Inst Adv Technol, Beijing, Peoples R China
[3] Cisco Syst, San Jose, CA USA
关键词
CIRCUITS; DESIGN; YIELD;
D O I
暂无
中图分类号
TP [自动化技术、计算机技术];
学科分类号
0812 ;
摘要
3D-stacked ICs that employ through-silicon vias (TSVs) to connect multiple dies vertically have gained wide-spread interest in the semiconductor industry. In order to be commercially viable, the assembly yield for 3D-stacked ICs must be as high as possible, requiring TSVs to be reparable. Existing techniques typically assume TSV faults to be uniformly distributed and use neighboring TSVs to repair faulty ones, if any. In practice, however, clustered TSV faults are quite common due to the fact that the TSV bonding quality depends on surface roughness and cleaness of silicon dies, rendering prior TSV redundancy solutions less effective. To resolve this problem, we present a novel TSV repair framework, including a hardware architecture that enables faulty TSVs to be repaired by redundant TSVs that are farther apart, and the corresponding repair algorithm. By doing so, the manufacturing yield for 3D-stacked ICs can be dramatically improved, as demonstrated in our experimental results.
引用
收藏
页码:793 / 798
页数:6
相关论文
共 50 条
  • [31] Cost-Effective TSV Grouping for Yield Improvement of 3D-ICs
    Zhao, Yi
    Khursheed, Saqib
    Al-Hashimi, Bashir M.
    [J]. 2011 20TH ASIAN TEST SYMPOSIUM (ATS), 2011, : 201 - 206
  • [32] PDN Analysis of TSV based Decoupling Capacitor Stacked Chip (DCSC) in 3D-ICs
    Song, Eunseok
    Pak, Jun So
    Kim, Joungho
    [J]. 2011 IEEE ELECTRICAL DESIGN OF ADVANCED PACKAGING AND SYSTEMS SYMPOSIUM (EDAPS), 2011,
  • [33] Design Space Exploration for 3D-stacked DRAMs
    Weis, Christian
    Wehn, Norbert
    Igor, Loi
    Benini, Luca
    [J]. 2011 DESIGN, AUTOMATION & TEST IN EUROPE (DATE), 2011, : 389 - 394
  • [34] A TSV Repair Scheme Using Enhanced Test Access Architecture for 3-D ICs
    Yang, Chi-Chun
    Chou, Che-Wei
    Li, Jin-Fu
    [J]. 2013 22ND ASIAN TEST SYMPOSIUM (ATS), 2013, : 7 - 12
  • [35] On-Chip Checkpointing with 3D-Stacked Memories
    Sato, Masayuki
    Egawa, Ryusuke
    Takizawa, Hiroyuki
    Kobayashi, Hiroaki
    [J]. 2014 INTERNATIONAL 3D SYSTEMS INTEGRATION CONFERENCE (3DIC), 2014,
  • [36] An Optimal Probing Method of Pre-Bond TSV Fault Identification in 3D Stacked ICs
    Zhang, Bei
    Agrawal, Vishwani D.
    [J]. 2014 IEEE SOI-3D-SUBTHRESHOLD MICROELECTRONICS TECHNOLOGY UNIFIED CONFERENCE (S3S), 2014,
  • [37] TSV-Constrained Micro-Channel Infrastructure Design for Cooling Stacked 3D-ICs
    Shi, Bing
    Srivastava, Ankur
    [J]. ISPD 12: PROCEEDINGS OF THE 2012 INTERNATIONAL SYMPOSIUM ON PHYSICAL DESIGN, 2012, : 113 - 118
  • [38] Test-Architecture Optimization and Test Scheduling for TSV-Based 3-D Stacked ICs
    Noia, Brandon
    Chakrabarty, Krishnendu
    Goel, Sandeep Kumar
    Marinissen, Erik Jan
    Verbree, Jouke
    [J]. IEEE TRANSACTIONS ON COMPUTER-AIDED DESIGN OF INTEGRATED CIRCUITS AND SYSTEMS, 2011, 30 (11) : 1705 - 1718
  • [39] Testing of 3D-Stacked ICs With Hard- and Soft-Dies - A Particle Swarm Optimization Based Approach
    Karmakar, Rajit
    Agarwal, Aditya
    Chattopadhyay, Santanu
    [J]. 2015 IEEE 33RD VLSI TEST SYMPOSIUM (VTS), 2015,
  • [40] A Cost-Effective Fault Tolerance Technique for Functional TSV in 3-D ICs
    Reddy, Raviteja P.
    Acharyya, Amit
    Khursheed, Saqib
    [J]. IEEE TRANSACTIONS ON VERY LARGE SCALE INTEGRATION (VLSI) SYSTEMS, 2017, 25 (07) : 2071 - 2080