Cost-Effective TSV Grouping for Yield Improvement of 3D-ICs

被引:40
|
作者
Zhao, Yi [1 ]
Khursheed, Saqib [1 ]
Al-Hashimi, Bashir M. [1 ]
机构
[1] Univ Southampton, Sch Elect & Comp Sci, Southampton SO9 5NH, Hants, England
关键词
TSV; defect; yield; 3D-IC; TECHNOLOGY;
D O I
10.1109/ATS.2011.37
中图分类号
TP3 [计算技术、计算机技术];
学科分类号
0812 ;
摘要
Three-dimensional Integrated Circuits (3D-ICs) vertically stack multiple silicon dies to reduce overall wire length, power consumption, and allow integration of heterogeneous technologies. Through-silicon-vias (TSVs) which act as vertical links between layers pose challenges for 3D integration design. TSV defects can happen in fabrication process and bonding stage, which can reduce the yield and increase the cost. Recent work proposed the employment of redundant TSVs to improve the yield of 3D-ICs. This paper presents a redundant TSVs grouping technique, which partitions regular and redundant TSVs into groups. For each group, a set of multiplexers are used to select good signal paths away from defective TSVs. We investigate the impact of grouping ratio (regular-to-redundant TSVs in one group) on trade-off between yield and hardware overhead. We also show probabilistic models for yield analysis under the influence of independent and clustering defect distributions. Simulation results show that for a given number of TSVs and TSV failure rate, careful selection of grouping ratios lead to achieving 100% yield at minimal hardware cost (number of multiplexers and redundant TSVs) in comparison to a design that does not exploit TSV grouping ratios.
引用
收藏
页码:201 / 206
页数:6
相关论文
共 50 条
  • [1] A cost-effective repair scheme for clustered TSV defects in 3D ICs
    Maity, Dilip Kumar
    Roy, Surajit Kumar
    Giri, Chandan
    [J]. MICROELECTRONICS RELIABILITY, 2022, 129
  • [2] A Cost-Effective Fault Tolerance Technique for Functional TSV in 3-D ICs
    Reddy, Raviteja P.
    Acharyya, Amit
    Khursheed, Saqib
    [J]. IEEE TRANSACTIONS ON VERY LARGE SCALE INTEGRATION (VLSI) SYSTEMS, 2017, 25 (07) : 2071 - 2080
  • [3] Compact Lumped Element Model for TSV in 3D-ICs
    Salah, Khaled
    El Rouby, Alaa
    Ragai, Hani
    Amin, Karim
    Ismail, Yehea
    [J]. 2011 IEEE INTERNATIONAL SYMPOSIUM ON CIRCUITS AND SYSTEMS (ISCAS), 2011, : 2321 - 2324
  • [4] Stress-aware PIG TSV Planning in 3D-ICs
    Wang, Shengcheng
    Firouzi, Farshad
    Oboril, Fabian
    Tahoori, Mehdi B.
    [J]. 2015 20TH ASIA AND SOUTH PACIFIC DESIGN AUTOMATION CONFERENCE (ASP-DAC), 2015, : 94 - 99
  • [5] Hierarchical Active Voltage Regulation for Heterogeneous TSV 3D-ICs
    Huang, Po-Tsang
    Tsai, Tzung-Han
    Yang, Po-Jen
    Hwang, Wei
    Chen, Hung-Ming
    [J]. 2020 IEEE 33RD INTERNATIONAL SYSTEM-ON-CHIP CONFERENCE (SOCC), 2020, : 242 - 247
  • [6] Impedance of Power Distribution Networks in TSV-based 3D-ICs
    Kim, Kiyeong
    Pak, Jun So
    Kim, Heegon
    Lee, Junho
    Park, Kunwoo
    Kim, Joungho
    [J]. 2011 IEEE ELECTRICAL DESIGN OF ADVANCED PACKAGING AND SYSTEMS SYMPOSIUM (EDAPS), 2011,
  • [7] A geometric approach to chip-scale TSV shield placement for the reduction of TSV coupling in 3D-ICs
    Serafy, Caleb
    Shi, Bing
    Srivastava, Ankur
    [J]. INTEGRATION-THE VLSI JOURNAL, 2014, 47 (03) : 307 - 317
  • [8] DfT Techniques and Architectures for TSV-Based 3D-ICs: A Comparative Study
    Salah, Khaled
    [J]. PROCEEDINGS OF THE 18TH MEDITERRANEAN ELECTROTECHNICAL CONFERENCE MELECON 2016, 2016,
  • [9] P/G TSV Planning for IR-drop Reduction in 3D-ICs
    Wang, Shengcheng
    Firouzi, Farshad
    Oboril, Fabian
    Tahoori, Mehdi B.
    [J]. 2014 DESIGN, AUTOMATION AND TEST IN EUROPE CONFERENCE AND EXHIBITION (DATE), 2014,
  • [10] EFFECTIVE ACTIVATING COMPENSATION LOGIC FOR DRAMS IN 3D-ICS
    Jia, Dingcheng
    Zhou, Pingqiang
    [J]. 2019 CHINA SEMICONDUCTOR TECHNOLOGY INTERNATIONAL CONFERENCE (CSTIC), 2019,