Deriving signal constraints to accelerate sequential test generation

被引:0
|
作者
Chakradhar, ST
Gangaram, V
Rothweiler, S
机构
关键词
D O I
暂无
中图分类号
TP3 [计算技术、计算机技术];
学科分类号
0812 ;
摘要
We propose a new method to significantly accelerate sequential test generation algorithms. The main idea is to accurately compute signal constraints for large sequential circuits and use these constraints effectively during deterministic sequential test generation. Our signal constraint computation technique is based on three key ideas: (1) unlike prior techniques (which compute line probabilities assuming only a 0 or 1 logic value for any signal), line probabilities are computed by allowing signals to assume values other than 0 or 1, (2) line justification techniques are employed to update line probabilities, and (3) symbolic simulation is iteratively used in conjunction with line probability computation and line justification to refine the set of values that a signal can assume. Experimental results on several large production and benchmark sequential circuits show that our technique results in a significant reduction (more than 50%) in the test generation time as compared to the base test generation system that does not use the new technique. The reduction in time is achieved without compromising the fault coverage that can be obtained by the base system. By incorporating our technique into the base system, we obtained higher fault coverage using fewer CPU seconds for a majority of example sequential circuits.
引用
收藏
页码:488 / 494
页数:7
相关论文
共 50 条
  • [41] Built-in test generation for synchronous sequential circuits
    Pomeranz, I
    Reddy, SM
    1997 IEEE/ACM INTERNATIONAL CONFERENCE ON COMPUTER-AIDED DESIGN - DIGEST OF TECHNICAL PAPERS, 1997, : 421 - 426
  • [42] Comparative analysis of sequential circuit test generation approaches
    Raik, J
    Krivenko, A
    Ubar, R
    BEC 2004: PROCEEDING OF THE 9TH BIENNIAL BALTIC ELECTRONICS CONFERENCE, 2004, : 225 - 228
  • [43] Identifying invalid states for sequential circuit test generation
    Liang, HC
    Lee, CL
    Chen, JE
    IEEE TRANSACTIONS ON COMPUTER-AIDED DESIGN OF INTEGRATED CIRCUITS AND SYSTEMS, 1997, 16 (09) : 1025 - 1033
  • [44] NEW HEURISTIC TEST GENERATION ALGORITHM FOR SEQUENTIAL CIRCUITS
    ARIMA, T
    TSUBOYA, M
    AMAMIYA, G
    OKUDA, J
    NEC RESEARCH & DEVELOPMENT, 1975, (36): : 59 - 67
  • [45] SIMPLIFYING SEQUENTIAL-CIRCUIT TEST-GENERATION
    SHEU, ML
    LEE, CL
    IEEE DESIGN & TEST OF COMPUTERS, 1994, 11 (03): : 28 - 38
  • [47] Modeling the difficulty of sequential automatic test pattern generation
    Marchok, TE
    Maly, W
    INTERNATIONAL CONFERENCE ON COMPUTER DESIGN - VLSI IN COMPUTERS AND PROCESSORS, PROCEEDINGS, 1996, : 261 - 271
  • [48] A TEST-GENERATION PROGRAM FOR SEQUENTIAL-CIRCUITS
    MACII, E
    MEO, AR
    JOURNAL OF ELECTRONIC TESTING-THEORY AND APPLICATIONS, 1994, 5 (01): : 115 - 119
  • [49] Deterministic test pattern generation techniques for sequential circuits
    Hamzaoglu, I
    Patel, JH
    ICCAD - 2000 : IEEE/ACM INTERNATIONAL CONFERENCE ON COMPUTER AIDED DESIGN, 2000, : 538 - 543
  • [50] Wireless system for microwave test signal generation
    Yin, Qizhang
    Eisenstadt, William R.
    Xia, Tian
    IEEE DESIGN & TEST OF COMPUTERS, 2008, 25 (02): : 160 - 166