Fault Models for Logic Circuits in the Multigate Era

被引:24
|
作者
Bhoj, Ajay N. [1 ]
Simsir, Muzaffer O. [1 ]
Jha, Niraj K. [1 ]
机构
[1] Princeton Univ, Dept Elect Engn, Princeton, NJ 08544 USA
关键词
Device simulation; fault models; FinFETs; independent-gate structure; leakage; shorted-gate structure; CMOS;
D O I
10.1109/TNANO.2011.2169807
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
With increased scaling to lower technology nodes, the electrostatic integrity of planar FETs is expected to worsen, necessitating the adoption of low-leakage high-performance multigate FETs, amongst which the FinFET is very attractive with respect to fabrication process complexity. A significant void from a circuit testing viewpoint is the absence of fault models for FinFETs. In particular, it is unclear if CMOS fault models are comprehensive enough to model all defects in FinFET circuits. We investigate the aforementioned problem using mixed-mode FinFET device simulation and demonstrate that while faults defined for planar FETs show significant overlaps with FinFETs, they do not encompass all regimes of operation. Results indicate that no single fault model can adequately capture the leakage-delay behavior of logic gates based on independent-gate FinFETs with opens on the back gate, and shorted-gate FinFETs, which have been accidentally etched into independent-gate structures. To this effect, we categorize back-gate cuts into three regimes where either pulse broadening or pulse shrinking occurs, which can be tested using three-/two-pattern delay fault tests.
引用
收藏
页码:182 / 193
页数:12
相关论文
共 50 条
  • [31] Fault tolerance in reversible logic circuits and quantum cost optimization
    Arunachalam K.
    Perumalsamy M.
    Ponnusamy K.K.
    Computing and Informatics, 2021, 39 (05) : 1099 - 1116
  • [32] A family of logical fault models for reversible circuits
    Polian, I
    Hayes, JP
    Fiehn, T
    Becker, B
    14TH ASIAN TEST SYMPOSIUM, PROCEEDINGS, 2005, : 422 - 427
  • [33] FAULT TOLERANCE IN REVERSIBLE LOGIC CIRCUITS AND QUANTUM COST OPTIMIZATION
    Arunachalam, Kamaraj
    Perumalsamy, Marichamy
    Ponnusamy, Kaviyashri K.
    COMPUTING AND INFORMATICS, 2020, 39 (05) : 1099 - 1116
  • [34] Delay Fault Testability on Two-Rail Logic Circuits
    Namba, Kazuteru
    Ito, Hideo
    23RD IEEE INTERNATIONAL SYMPOSIUM ON DEFECT AND FAULT-TOLERANCE IN VLSI SYSTEMS, PROCEEDINGS, 2008, : 482 - 490
  • [35] Realistic fault models for defects in electronics circuits
    Renovell, M
    BEC 2004: PROCEEDING OF THE 9TH BIENNIAL BALTIC ELECTRONICS CONFERENCE, 2004, : 33 - 37
  • [36] SINGLE-FAULT FAULT-COLLAPSING ANALYSIS IN SEQUENTIAL LOGIC-CIRCUITS
    CHEN, JE
    LEE, CL
    SHEN, WZ
    IEEE TRANSACTIONS ON COMPUTER-AIDED DESIGN OF INTEGRATED CIRCUITS AND SYSTEMS, 1991, 10 (12) : 1559 - 1568
  • [37] Programmable logic elements using multigate ambipolar transistors
    Snelgrove, Ashton
    Gaillardon, Pierre-Emmanuel
    2022 25TH INTERNATIONAL SYMPOSIUM ON DESIGN AND DIAGNOSTICS OF ELECTRONIC CIRCUITS AND SYSTEMS (DDECS), 2022, : 112 - 117
  • [38] Realistic Fault Models and Fault Simulation for Quantum Dot Quantum Circuits
    Hsieh, Cheng-Yun
    Wu, Chen-Hung
    Huang, Chia-Hsien
    Goan, His-Sheng
    Li, James Chien Mo
    PROCEEDINGS OF THE 2020 57TH ACM/EDAC/IEEE DESIGN AUTOMATION CONFERENCE (DAC), 2020,
  • [39] Generalized Net Models of Basic Sequential Logic Circuits
    Erbakanov, Lenko
    Atanassov, Krassimir
    Sotirov, Sotir
    Simeonov, Stanislav
    2016 IEEE 8TH INTERNATIONAL CONFERENCE ON INTELLIGENT SYSTEMS (IS), 2016, : 579 - 583
  • [40] DNA Computing Models for Boolean Circuits and Logic Gates
    Boruah, Kuntala
    Dutta, Jiten Ch.
    2015 IEEE INTERNATIONAL CONFERENCE ON COMPUTATIONAL INTELLIGENCE AND COMMUNICATION TECHNOLOGY CICT 2015, 2015, : 529 - 533