Fault Models for Logic Circuits in the Multigate Era

被引:24
|
作者
Bhoj, Ajay N. [1 ]
Simsir, Muzaffer O. [1 ]
Jha, Niraj K. [1 ]
机构
[1] Princeton Univ, Dept Elect Engn, Princeton, NJ 08544 USA
关键词
Device simulation; fault models; FinFETs; independent-gate structure; leakage; shorted-gate structure; CMOS;
D O I
10.1109/TNANO.2011.2169807
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
With increased scaling to lower technology nodes, the electrostatic integrity of planar FETs is expected to worsen, necessitating the adoption of low-leakage high-performance multigate FETs, amongst which the FinFET is very attractive with respect to fabrication process complexity. A significant void from a circuit testing viewpoint is the absence of fault models for FinFETs. In particular, it is unclear if CMOS fault models are comprehensive enough to model all defects in FinFET circuits. We investigate the aforementioned problem using mixed-mode FinFET device simulation and demonstrate that while faults defined for planar FETs show significant overlaps with FinFETs, they do not encompass all regimes of operation. Results indicate that no single fault model can adequately capture the leakage-delay behavior of logic gates based on independent-gate FinFETs with opens on the back gate, and shorted-gate FinFETs, which have been accidentally etched into independent-gate structures. To this effect, we categorize back-gate cuts into three regimes where either pulse broadening or pulse shrinking occurs, which can be tested using three-/two-pattern delay fault tests.
引用
收藏
页码:182 / 193
页数:12
相关论文
共 50 条
  • [41] Study and implementation on neural network models of logic circuits
    Li, Z
    Xu, JB
    Chen, GJ
    ICEMI'2001: FIFTH INTERNATIONAL CONFERENCE ON ELECTRONIC MEASUREMENT AND INSTRUMENTS, VOL 1, CONFERENCE PROCEEDINGS, 2001, : 785 - 788
  • [42] METHOD OF PARALLEL LOGIC SIMULATION OF FAULT-FREE AND FAULT DIGITAL CIRCUITS ON THE IBM PC
    ANDRYUHIN, A
    AVTOMATIKA I VYCHISLITELNAYA TEKHNIKA, 1994, (02): : 25 - 31
  • [43] THE COMPLEXITY OF FAULT-DETECTION PROBLEMS FOR COMBINATIONAL LOGIC-CIRCUITS
    FUJIWARA, H
    TOIDA, S
    IEEE TRANSACTIONS ON COMPUTERS, 1982, 31 (06) : 555 - 560
  • [44] Fault characterisation and testability issues of complementary pass transistor logic circuits
    Faisal, M
    Hasib, A
    Rashid, ABMH
    IEE PROCEEDINGS-CIRCUITS DEVICES AND SYSTEMS, 2005, 152 (03): : 215 - 222
  • [45] C-element multiplexing for fault-tolerant logic circuits
    Winstead, C.
    ELECTRONICS LETTERS, 2009, 45 (19) : 969 - 970
  • [46] Efficient Allocation of Fault Indicators in Distribution Circuits Using Fuzzy Logic
    de Souza, D. M. B. S.
    da Silva, I. N.
    Ziolkowski, V.
    Flauzino, R. A.
    2009 IEEE POWER & ENERGY SOCIETY GENERAL MEETING, VOLS 1-8, 2009, : 232 - +
  • [47] SOLUTIONS TO THE MINIMIZATION PROBLEM OF FAULT-TOLERANT LOGIC-CIRCUITS
    BARBOUR, AE
    IEEE TRANSACTIONS ON COMPUTERS, 1992, 41 (04) : 429 - 443
  • [48] Fault characterization and testability considerations in Multi-Valued logic circuits
    Abd-El-Barr, M
    Al-Sherif, M
    Osman, M
    1999 29TH IEEE INTERNATIONAL SYMPOSIUM ON MULTIPLE-VALUED LOGIC, PROCEEDINGS, 1999, : 262 - 267
  • [49] Design for Delay Fault Testability of 2-Rail Logic Circuits
    Katoh, Kentaroh
    Namba, Kazuteru
    Ito, Hideo
    IEICE TRANSACTIONS ON INFORMATION AND SYSTEMS, 2009, E92D (02): : 336 - 341
  • [50] Charge sharing fault analysis and testing for CMOS domino logic circuits
    Cheng, CH
    Jone, WB
    Wang, JS
    Chang, SC
    PROCEEDINGS OF THE NINTH ASIAN TEST SYMPOSIUM (ATS 2000), 2000, : 435 - 440