Fault Models for Logic Circuits in the Multigate Era

被引:24
|
作者
Bhoj, Ajay N. [1 ]
Simsir, Muzaffer O. [1 ]
Jha, Niraj K. [1 ]
机构
[1] Princeton Univ, Dept Elect Engn, Princeton, NJ 08544 USA
关键词
Device simulation; fault models; FinFETs; independent-gate structure; leakage; shorted-gate structure; CMOS;
D O I
10.1109/TNANO.2011.2169807
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
With increased scaling to lower technology nodes, the electrostatic integrity of planar FETs is expected to worsen, necessitating the adoption of low-leakage high-performance multigate FETs, amongst which the FinFET is very attractive with respect to fabrication process complexity. A significant void from a circuit testing viewpoint is the absence of fault models for FinFETs. In particular, it is unclear if CMOS fault models are comprehensive enough to model all defects in FinFET circuits. We investigate the aforementioned problem using mixed-mode FinFET device simulation and demonstrate that while faults defined for planar FETs show significant overlaps with FinFETs, they do not encompass all regimes of operation. Results indicate that no single fault model can adequately capture the leakage-delay behavior of logic gates based on independent-gate FinFETs with opens on the back gate, and shorted-gate FinFETs, which have been accidentally etched into independent-gate structures. To this effect, we categorize back-gate cuts into three regimes where either pulse broadening or pulse shrinking occurs, which can be tested using three-/two-pattern delay fault tests.
引用
收藏
页码:182 / 193
页数:12
相关论文
共 50 条
  • [21] LOGIC-TEMPORAL MODELS FOR LOGICAL CIRCUITS
    CLAPIER, J
    CHICOIX, C
    RAIRO-AUTOMATIQUE-SYSTEMS ANALYSIS AND CONTROL, 1977, 11 (01): : 33 - 50
  • [22] SCINDY: Logic crosstalk delay fault simulation in sequential circuits
    Phadoongsidhi, M
    Saluja, KK
    18TH INTERNATIONAL CONFERENCE ON VLSI DESIGN, PROCEEDINGS: POWER AWARE DESIGN OF VLSI SYSTEMS, 2005, : 820 - 823
  • [23] PHYSICAL FAILURES AND FAULT MODELS OF CMOS CIRCUITS
    ALARIAN, SA
    AGRAWAL, DP
    IEEE TRANSACTIONS ON CIRCUITS AND SYSTEMS, 1987, 34 (03): : 269 - 279
  • [24] AN ALGEBRAIC MODEL OF FAULT-MASKING LOGIC-CIRCUITS
    SCHWAB, TF
    YAU, SS
    IEEE TRANSACTIONS ON COMPUTERS, 1983, 32 (09) : 809 - 825
  • [25] SET fault tolerant combinational circuits based on majority logic
    Michels, A.
    Petroli, L.
    Lisboa, C. A. L.
    Kastensmidt, F.
    Carro, L.
    21ST IEEE INTERNATIONAL SYMPOSIUM ON DEFECT AND FAULT-TOLERANCE IN VLSI SYSTEMS, PROCEEDINGS, 2006, : 345 - +
  • [26] On dictionary-based fault location in digital logic circuits
    Pomeranz, I
    Reddy, SM
    IEEE TRANSACTIONS ON COMPUTERS, 1997, 46 (01) : 48 - 59
  • [27] PROBABILISTIC SCHEME SPEEDS FAULT GRADING FOR LOGIC-CIRCUITS
    BURSKY, D
    ELECTRONIC DESIGN, 1985, 33 (18) : 37 - 38
  • [28] Fault characterisation of Complementary Pass-transistor Logic circuits
    Aziz, SM
    Rashid, ABMH
    Karim, M
    2000 IEEE INTERNATIONAL CONFERENCE ON SEMICONDUCTOR ELECTRONICS, PROCEEDINGS, 2000, : 80 - 84
  • [29] APPLICATION OF FAULT FOLDING IN TEST GENERATION FOR LOGIC-CIRCUITS
    LALA, PK
    MISSEN, JI
    DIGITAL PROCESSES, 1978, 4 (02): : 109 - 120
  • [30] Fault tolerance in reversible logic circuits and quantum cost optimization
    Arunachalam K.
    Perumalsamy M.
    Ponnusamy K.K.
    Computing and Informatics, 2021, 39 (05) : 1099 - 1116