Fault characterisation of Complementary Pass-transistor Logic circuits

被引:1
|
作者
Aziz, SM [1 ]
Rashid, ABMH [1 ]
Karim, M [1 ]
机构
[1] Bangladesh Univ Engn & Technol, Dept Elect & Elect Engn, Dhaka 1000, Bangladesh
关键词
D O I
10.1109/SMELEC.2000.932438
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
Complementary Pass-transistor Logic (CPL) circuits result in speed improvement and power reduction compared to conventional static CMOS logic. The behaviour of this logic family under fault has not yet been studied. This paper presents the results of investigation into the behaviour of CPL circuits under various single faults. It is shown that all single transistor stuck-on faults are only detectable by I-DDQ testing while all single stuck-open faults are only detectable by logic monitoring. Majority of the single bridging faults between the gate and source/drain terminals of the MOS transistors can be detected by current monitoring while a few are undetectable.
引用
收藏
页码:80 / 84
页数:5
相关论文
共 50 条
  • [1] Fault characterisation and testability issues of complementary pass transistor logic circuits
    Faisal, M
    Hasib, A
    Rashid, ABMH
    IEE PROCEEDINGS-CIRCUITS DEVICES AND SYSTEMS, 2005, 152 (03): : 215 - 222
  • [2] High Performance Sequential Circuits with Adiabatic Complementary Pass-Transistor Logic (ACPL)
    Kumar, Ch. Praveen
    Tripathy, S. K.
    Tripathi, Rajeev
    TENCON 2009 - 2009 IEEE REGION 10 CONFERENCE, VOLS 1-4, 2009, : 1063 - 1066
  • [3] Near-Threshold Computing of Clocked Adiabatic Logic with Complementary Pass-Transistor Logic Circuits
    Wu, Yangbo
    Hu, Jianping
    JOURNAL OF LOW POWER ELECTRONICS, 2011, 7 (03) : 393 - 402
  • [4] Constructing testable differential pass-transistor logic circuits
    Jaekel, A
    CANADIAN JOURNAL OF ELECTRICAL AND COMPUTER ENGINEERING-REVUE CANADIENNE DE GENIE ELECTRIQUE ET INFORMATIQUE, 2002, 27 (02): : 83 - 87
  • [5] Low power adiabatic multiplier with complementary pass-transistor logic
    Hu, JP
    Xu, TF
    Lin, P
    Xia, YS
    2005 INTERNATIONAL CONFERENCE ON COMMUNICATIONS, CIRCUITS AND SYSTEMS, VOLS 1 AND 2, PROCEEDINGS: VOL 1: COMMUNICATION THEORY AND SYSTEMS, 2005, : 1065 - 1069
  • [6] Low power energy recovery complementary pass-transistor logic
    Chang, Robert C.
    Hung, Po-Chung
    Lin, Hsin-Lei
    JOURNAL OF CIRCUITS SYSTEMS AND COMPUTERS, 2006, 15 (04) : 491 - 504
  • [7] 4-2 COMPRESSOR WITH COMPLEMENTARY PASS-TRANSISTOR LOGIC
    KANIE, Y
    KUBOTA, Y
    TOYOYAMA, S
    IWASE, Y
    TSUCHIMOTO, S
    IEICE TRANSACTIONS ON ELECTRONICS, 1994, E77C (04) : 647 - 649
  • [8] Leakage Reduction of Power-Gating Sequential Circuits Based on Complementary Pass-transistor Adiabatic Logic Circuits
    Zhang, Weiqiang
    Zhang, Yu
    Shi Xuhua
    Hu, Jianping
    2010 INTERNATIONAL CONFERENCE ON INNOVATIVE COMPUTING AND COMMUNICATION AND 2010 ASIA-PACIFIC CONFERENCE ON INFORMATION TECHNOLOGY AND OCEAN ENGINEERING: CICC-ITOE 2010, PROCEEDINGS, 2010, : 282 - 285
  • [9] Design of submicrometer CMOS differential pass-transistor logic circuits
    Pasternak, John H.
    Salama, C.Andre T.
    IEEE Journal of Solid-State Circuits, 1991, 26 (09): : 1249 - 1258
  • [10] DIFFERENTIAL PASS-TRANSISTOR LOGIC
    PASTERNAK, JH
    SALAMA, CAT
    IEEE CIRCUITS AND DEVICES MAGAZINE, 1993, 9 (04): : 23 - 28