Fault characterisation of Complementary Pass-transistor Logic circuits

被引:1
|
作者
Aziz, SM [1 ]
Rashid, ABMH [1 ]
Karim, M [1 ]
机构
[1] Bangladesh Univ Engn & Technol, Dept Elect & Elect Engn, Dhaka 1000, Bangladesh
关键词
D O I
10.1109/SMELEC.2000.932438
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
Complementary Pass-transistor Logic (CPL) circuits result in speed improvement and power reduction compared to conventional static CMOS logic. The behaviour of this logic family under fault has not yet been studied. This paper presents the results of investigation into the behaviour of CPL circuits under various single faults. It is shown that all single transistor stuck-on faults are only detectable by I-DDQ testing while all single stuck-open faults are only detectable by logic monitoring. Majority of the single bridging faults between the gate and source/drain terminals of the MOS transistors can be detected by current monitoring while a few are undetectable.
引用
收藏
页码:80 / 84
页数:5
相关论文
共 50 条
  • [31] CMOS DIFFERENTIAL PASS-TRANSISTOR LOGIC DESIGN
    PASTERNAK, JH
    SHUBAT, AS
    SALAMA, CAT
    IEEE JOURNAL OF SOLID-STATE CIRCUITS, 1987, 22 (02) : 216 - 222
  • [32] Performance driven synthesis for pass-transistor logic
    Liu, TH
    Ganai, MK
    Aziz, A
    Burns, JL
    TWELFTH INTERNATIONAL CONFERENCE ON VLSI DESIGN, PROCEEDINGS, 1999, : 372 - 377
  • [33] A fast and area efficient complementary pass-transistor logic carry-skip adder
    Strollo, AGM
    Napoli, E
    1997 21ST INTERNATIONAL CONFERENCE ON MICROELECTRONICS - PROCEEDINGS, VOLS 1 AND 2, 1997, : 701 - 704
  • [34] A lower-power register file based on complementary pass-transistor adiabatic logic
    Hu, JP
    Xu, TF
    Li, H
    IEICE TRANSACTIONS ON INFORMATION AND SYSTEMS, 2005, E88D (07) : 1479 - 1485
  • [35] A new type of low-power adiabatic circuit with complementary pass-transistor logic
    Hu, JP
    Cen, LZ
    Liu, X
    2003 5TH INTERNATIONAL CONFERENCE ON ASIC, VOLS 1 AND 2, PROCEEDINGS, 2003, : 1235 - 1238
  • [36] Design of low power digital VLSI circuits based on a novel Pass-transistor Logic
    Song, MK
    Asada, K
    IEICE TRANSACTIONS ON ELECTRONICS, 1998, E81C (11) : 1740 - 1749
  • [37] FAST PASS-TRANSISTOR SIMULATION FOR CUSTOM MOS CIRCUITS
    BARZILAI, Z
    HUISMAN, LM
    SILBERMAN, GM
    TANG, DT
    WOO, LS
    IEEE DESIGN & TEST OF COMPUTERS, 1984, 1 (01): : 71 - 81
  • [38] Design automation algorithms for regenerative pass-transistor logic
    Cheung, T
    Asada, K
    Wong, H
    ISCAS '97 - PROCEEDINGS OF 1997 IEEE INTERNATIONAL SYMPOSIUM ON CIRCUITS AND SYSTEMS, VOLS I - IV: CIRCUITS AND SYSTEMS IN THE INFORMATION AGE, 1997, : 1540 - 1543
  • [39] Top-down pass-transistor logic design
    Yano, K
    Sasaki, Y
    Rikino, K
    Seki, K
    IEEE JOURNAL OF SOLID-STATE CIRCUITS, 1996, 31 (06) : 792 - 803
  • [40] Gate-Length Biasing Technique of Complementary Pass-Transistor Adiabatic Logic for Leakage Reduction
    Hu, Jianping
    Zhang, Yu
    MICRO NANO DEVICES, STRUCTURE AND COMPUTING SYSTEMS, 2011, 159 : 180 - 185