A new Architecture for High Speed, Low Latency NB-LDPC Check Node Processing for GF(256)

被引:1
|
作者
Rybalkin, V. [1 ]
Schlaefer, P. [1 ]
Wehn, N. [1 ]
机构
[1] Univ Kaiserslautern, Microelect Syst Design Res Grp, D-67663 Kaiserslautern, Germany
关键词
NONBINARY; DESIGN; CODES;
D O I
10.1109/VTCSpring.2016.7504085
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
Non-binary low-density parity-check codes have superior communications performance compared to their binary counterparts. However, to be an option for future standards, efficient hardware architectures are mandatory. State-of-the-art decoding algorithms result in architectures suffering from low throughput and high latency. The check node function accounts for the largest part of the decoders overall complexity. To the best of our knowledge, we propose the first architecture for high speed, low latency Non-Binary Low-Density Parity-Check Check Node processing for GF(256). It has state-of-the-art communications performance while largely reducing the hardware complexity. The presented architecture has a 3.3 times higher area efficiency, increases the energy efficiency by factor 2.5 and reduces the latency by factor of 5.5 compared to the first implementation of Check Node for GF(256) based on the state-of-the-art FWBW scheme that was also implemented in the scope of this work.
引用
收藏
页数:5
相关论文
共 50 条
  • [1] A new Architecture for High Throughput, Low Latency NB-LDPC Check Node Processing
    Schlaefer, Philipp
    Rybalkin, Vladimir
    Wehn, Norbert
    Alles, Matthias
    Lehnigk-Emden, Timo
    Boutillon, Emmanuel
    2015 IEEE 26TH ANNUAL INTERNATIONAL SYMPOSIUM ON PERSONAL, INDOOR, AND MOBILE RADIO COMMUNICATIONS (PIMRC), 2015, : 1392 - 1397
  • [2] Extended-Forward Architecture for Simplified Check Node Processing in NB-LDPC Decoders
    Marchand, Cedric
    Boutillon, Emmanuel
    Harb, Hassan
    Conde-Canencia, Laura
    Al Ghouwayel, Ali
    2017 IEEE INTERNATIONAL WORKSHOP ON SIGNAL PROCESSING SYSTEMS (SIPS), 2017,
  • [3] Syndrome Based Check Node Processing of High Order NB-LDPC Decoders
    Schlaefer, Philipp
    Wehn, Norbert
    Alles, Matthias
    Lehnigk-Emden, Timo
    Boutillon, Emmanuel
    2015 22ND INTERNATIONAL CONFERENCE ON TELECOMMUNICATIONS (ICT), 2015, : 156 - 162
  • [4] Hybrid Check Node Architectures for NB-LDPC Decoders
    Marchand, Cedric
    Boutillon, Emmanuel
    Harb, Hassan
    Conde-Canencia, Laura
    Al Ghouwayel, Ali
    IEEE TRANSACTIONS ON CIRCUITS AND SYSTEMS I-REGULAR PAPERS, 2019, 66 (02) : 869 - 880
  • [5] Pre-sorted Forward-Backward NB-LDPC Check Node Architecture
    Harb, Hassan
    Marchand, Cedric
    Conde-Canencia, Laura
    Boutillon, Emmanuel
    Al Ghouwayel, Ali
    2016 IEEE INTERNATIONAL WORKSHOP ON SIGNAL PROCESSING SYSTEMS (SIPS), 2016, : 142 - 147
  • [6] NB-LDPC check node with pre-sorted input
    Marchand, Cedric
    Boutillon, Emmanuel
    2016 9TH INTERNATIONAL SYMPOSIUM ON TURBO CODES AND ITERATIVE INFORMATION PROCESSING (ISTC), 2016, : 196 - 200
  • [7] Low Latency Check Node Unit Architecture for Nonbinary LDPC Decoding
    Huyen Pham Thi
    Lee, Hanho
    2016 IEEE ASIA PACIFIC CONFERENCE ON CIRCUITS AND SYSTEMS (APCCAS), 2016, : 400 - 401
  • [8] Simplified Representation of the LLR Messages In the Check Node Processor for NB-LDPC Decoder
    Al Ghouwayel, Ali Chamas
    Nasser, Abbass
    Hijazi, Hussein
    Alaeddine, Ali
    2013 25TH INTERNATIONAL CONFERENCE ON MICROELECTRONICS (ICM), 2013,
  • [9] The Best, the Requested, and the Default Elementary Check Node for EMS NB-LDPC Decoder
    Jabour, Joseph
    Marchand, Cedric
    Boutillon, Emmanuel
    2023 IEEE WIRELESS COMMUNICATIONS AND NETWORKING CONFERENCE, WCNC, 2023,
  • [10] High-Speed NB-LDPC Decoder For Wireless Applications
    Garcia-Herrero, F.
    Canet, M. J.
    Valls, J.
    2013 INTERNATIONAL SYMPOSIUM ON INTELLIGENT SIGNAL PROCESSING AND COMMUNICATIONS SYSTEMS (ISPACS), 2013, : 215 - 220