Algorithm-based low-power transform coding architectures: The multirate approach

被引:3
|
作者
Wu, AY [1 ]
Liu, KJR
机构
[1] Natl Cent Univ, Dept Elect Engn, Chungli 32054, Taiwan
[2] Univ Maryland, Dept Elect Engn, College Pk, MD 20742 USA
基金
美国国家科学基金会;
关键词
discrete cosine transform; extended lapped transform; finite-precision analysis; low-power CMOS design; modulated lapped transform; multirate processing;
D O I
10.1109/92.736144
中图分类号
TP3 [计算技术、计算机技术];
学科分类号
0812 ;
摘要
In most low-power VLSI designs, the supply voltage is usually reduced to lower the total power consumption. However, the device speed will be degraded as the supply voltage goes down. In this paper, we propose new algorithmic-level techniques to compensate the increased delays based on the multirate approach. We apply the technique of polyphase decomposition to design low-power transform coding architectures, in which the transform coefficients are computed through decimated low-speed input sequences. Since the operating frequency is M-times slower than the original design while the system throughput rate is still maintained, the speed penalty can be compensated at the architectural level. We start with the design of low-power multirate discrete cosine transform (DCT)/inverse discrete cosine transform (IDCT) VLSI architectures. Then the multirate low-power design is extended to the modulated lapped transform (MLT), extended lapped transform (ELT), and a unified low-power transform coding architecture. Finally, we perform finite-precision analysis for the multirate DCT architectures. The analytical results can help us to choose the optimal wordlength for each DCT channel under required signal-to-noise ratio (SNR) constraint, which can further reduce the power consumption at the circuit level. The proposed multirate architectures can also be applied to very high-speed block discrete transforms in which only low-speed operators are required.
引用
收藏
页码:707 / 718
页数:12
相关论文
共 50 条
  • [41] Comparative Study of 48V-based Low-Power Automotive Architectures
    Cabizza, Stefano
    Corradini, Luca
    Spiazzi, Giorgio
    Garbossa, Cristian
    2020 IEEE 21ST WORKSHOP ON CONTROL AND MODELING FOR POWER ELECTRONICS (COMPEL), 2020, : 852 - 859
  • [42] Racetrack Memory-based Encoder/Decoder for Low-Power Interconnect Architectures
    Deb, Suntan
    Ni, Leibin
    Yu, Hao
    Chattopadhyay, Anupam
    PROCEEDINGS OF 2016 INTERNATIONAL CONFERENCE ON EMBEDDED COMPUTER SYSTEMS: ARCHITECTURES, MODELING AND SIMULATION (SAMOS), 2016, : 281 - 287
  • [43] Low-power implementation of discrete cosine transform
    Farag, EN
    Elmasry, MI
    SIXTH GREAT LAKES SYMPOSIUM ON VLSI, PROCEEDINGS, 1996, : 174 - 177
  • [44] On the advantages of serial architectures for low-power reliable computations
    Beiu, V
    Aunet, S
    Nyathi, J
    Rydberg, RR
    Djupdal, A
    16TH INTERNATIONAL CONFERENCE ON APPLICATION-SPECIFIC SYSTEMS, ARCHITECTURE AND PROCESSORS, PROCEEDINGS, 2005, : 276 - 281
  • [45] Low-power data forwarding for VLIW embedded architectures
    Sami, M
    Sciuto, D
    Silvano, C
    Zaccaria, V
    Zafalon, R
    IEEE TRANSACTIONS ON VERY LARGE SCALE INTEGRATION (VLSI) SYSTEMS, 2002, 10 (05) : 614 - 622
  • [46] Are early computer architectures a source of ideas for low-power?
    Piguet, C
    IEEE ALESSANDRO VOLTA MEMORIAL WORKSHOP ON LOW-POWER DESIGN, PROCEEDINGS, 1999, : 4 - 12
  • [47] Efficient algorithm and architecture of critical-band transform for low-power speech applications
    Wang, Chao
    Gan, Woon-Seng
    EURASIP JOURNAL ON ADVANCES IN SIGNAL PROCESSING, 2007, 2007 (1)
  • [48] Efficient Algorithm and Architecture of Critical-Band Transform for Low-Power Speech Applications
    Chao Wang
    Woon-Seng Gan
    EURASIP Journal on Advances in Signal Processing, 2007
  • [49] BRISKOLA: BRISK OPTIMIZED FOR LOW-POWER ARM ARCHITECTURES
    Baroffio, Luca
    Canclini, Antonio
    Cesana, Matteo
    Redondi, Alessandro
    Tagliasacchi, Marco
    2014 IEEE INTERNATIONAL CONFERENCE ON IMAGE PROCESSING (ICIP), 2014, : 5691 - 5695
  • [50] Low-power VLSI decoder architectures for LDPC codes
    Mansour, MM
    Shanbhag, NR
    ISLPED'02: PROCEEDINGS OF THE 2002 INTERNATIONAL SYMPOSIUM ON LOW POWER ELECTRONICS AND DESIGN, 2002, : 284 - 289