共 50 条
- [32] Low-Power Test in Compression-Based Reconfigurable Scan Architectures SBCCI 2010: 23RD SYMPOSIUM ON INTEGRATED CIRCUITS AND SYSTEMS DESIGN, PROCEEDINGS, 2010, : 55 - 60
- [34] Low-power multirate architecture for IF digital frequency down converter IEEE TRANSACTIONS ON CIRCUITS AND SYSTEMS II-ANALOG AND DIGITAL SIGNAL PROCESSING, 1998, 45 (11): : 1487 - 1494
- [36] Low-power transform-domain coding by separable two-dimensional Hartley-like transform ESA'03: PROCEEDINGS OF THE INTERNATIONAL CONFERENCE ON EMBEDDED SYSTEMS AND APPLICATIONS, 2003, : 228 - 234
- [39] ALBERTA: ALgorithm-Based Error Resilience in Transformer Architectures IEEE OPEN JOURNAL OF THE COMPUTER SOCIETY, 2025, 6 : 85 - 96
- [40] Bus-invert coding for low-power I/O - A decomposition approach PROCEEDINGS OF THE 43RD IEEE MIDWEST SYMPOSIUM ON CIRCUITS AND SYSTEMS, VOLS I-III, 2000, : 750 - 753