Algorithm-based low-power transform coding architectures: The multirate approach

被引:3
|
作者
Wu, AY [1 ]
Liu, KJR
机构
[1] Natl Cent Univ, Dept Elect Engn, Chungli 32054, Taiwan
[2] Univ Maryland, Dept Elect Engn, College Pk, MD 20742 USA
基金
美国国家科学基金会;
关键词
discrete cosine transform; extended lapped transform; finite-precision analysis; low-power CMOS design; modulated lapped transform; multirate processing;
D O I
10.1109/92.736144
中图分类号
TP3 [计算技术、计算机技术];
学科分类号
0812 ;
摘要
In most low-power VLSI designs, the supply voltage is usually reduced to lower the total power consumption. However, the device speed will be degraded as the supply voltage goes down. In this paper, we propose new algorithmic-level techniques to compensate the increased delays based on the multirate approach. We apply the technique of polyphase decomposition to design low-power transform coding architectures, in which the transform coefficients are computed through decimated low-speed input sequences. Since the operating frequency is M-times slower than the original design while the system throughput rate is still maintained, the speed penalty can be compensated at the architectural level. We start with the design of low-power multirate discrete cosine transform (DCT)/inverse discrete cosine transform (IDCT) VLSI architectures. Then the multirate low-power design is extended to the modulated lapped transform (MLT), extended lapped transform (ELT), and a unified low-power transform coding architecture. Finally, we perform finite-precision analysis for the multirate DCT architectures. The analytical results can help us to choose the optimal wordlength for each DCT channel under required signal-to-noise ratio (SNR) constraint, which can further reduce the power consumption at the circuit level. The proposed multirate architectures can also be applied to very high-speed block discrete transforms in which only low-speed operators are required.
引用
收藏
页码:707 / 718
页数:12
相关论文
共 50 条
  • [31] Low-Power Impulse UWB Architectures and Circuits
    Chandrakasan, Anantha P.
    Lee, Fred S.
    Wentzloff, David D.
    Sze, Vivienne
    Ginsburg, Brian P.
    Mercier, Patrick P.
    Daly, Denis C.
    Blazquez, Raul
    PROCEEDINGS OF THE IEEE, 2009, 97 (02) : 332 - 352
  • [32] Low-Power Test in Compression-Based Reconfigurable Scan Architectures
    Almukhaizim, Sobeeh
    Mohammad, Mohammad
    Khajah, Mohammad
    SBCCI 2010: 23RD SYMPOSIUM ON INTEGRATED CIRCUITS AND SYSTEMS DESIGN, PROCEEDINGS, 2010, : 55 - 60
  • [33] Low-power architectures for programmable multimedia processors
    Nishitani, T
    IEICE TRANSACTIONS ON FUNDAMENTALS OF ELECTRONICS COMMUNICATIONS AND COMPUTER SCIENCES, 1999, E82A (02) : 184 - 196
  • [34] Low-power multirate architecture for IF digital frequency down converter
    Jou, SJ
    Wu, SY
    Wang, CK
    IEEE TRANSACTIONS ON CIRCUITS AND SYSTEMS II-ANALOG AND DIGITAL SIGNAL PROCESSING, 1998, 45 (11): : 1487 - 1494
  • [35] Fast Fourier transform algorithm for low-power and area-efficient implementation
    Oh, JY
    Lim, MS
    IEICE TRANSACTIONS ON COMMUNICATIONS, 2006, E89B (04) : 1425 - 1429
  • [36] Low-power transform-domain coding by separable two-dimensional Hartley-like transform
    Meher, PK
    Srikanthan, T
    Kumar, MM
    Arunkumar, S
    ESA'03: PROCEEDINGS OF THE INTERNATIONAL CONFERENCE ON EMBEDDED SYSTEMS AND APPLICATIONS, 2003, : 228 - 234
  • [37] Algorithm-based low-power VLSI architecture for 2-D mesh video-object motion tracking
    Badawy, W
    Bayoumi, M
    IEEE TRANSACTIONS ON CIRCUITS AND SYSTEMS FOR VIDEO TECHNOLOGY, 2002, 12 (04) : 227 - 237
  • [38] Algorithm-based approach to headache
    Ravan, Jayaprakash R.
    Pattnaik, Jigyansa I.
    Samantray, Swayanka
    JOURNAL OF FAMILY MEDICINE AND PRIMARY CARE, 2023, 12 (09) : 1775 - 1783
  • [39] ALBERTA: ALgorithm-Based Error Resilience in Transformer Architectures
    Liu, Haoxuan
    Singh, Vasu
    Filipiuk, Michal
    Hari, Siva Kumar Sastry
    IEEE OPEN JOURNAL OF THE COMPUTER SOCIETY, 2025, 6 : 85 - 96
  • [40] Bus-invert coding for low-power I/O - A decomposition approach
    Hong, S
    Narayanan, U
    Chung, KS
    Kim, T
    PROCEEDINGS OF THE 43RD IEEE MIDWEST SYMPOSIUM ON CIRCUITS AND SYSTEMS, VOLS I-III, 2000, : 750 - 753