Algorithm-based low-power transform coding architectures: The multirate approach

被引:3
|
作者
Wu, AY [1 ]
Liu, KJR
机构
[1] Natl Cent Univ, Dept Elect Engn, Chungli 32054, Taiwan
[2] Univ Maryland, Dept Elect Engn, College Pk, MD 20742 USA
基金
美国国家科学基金会;
关键词
discrete cosine transform; extended lapped transform; finite-precision analysis; low-power CMOS design; modulated lapped transform; multirate processing;
D O I
10.1109/92.736144
中图分类号
TP3 [计算技术、计算机技术];
学科分类号
0812 ;
摘要
In most low-power VLSI designs, the supply voltage is usually reduced to lower the total power consumption. However, the device speed will be degraded as the supply voltage goes down. In this paper, we propose new algorithmic-level techniques to compensate the increased delays based on the multirate approach. We apply the technique of polyphase decomposition to design low-power transform coding architectures, in which the transform coefficients are computed through decimated low-speed input sequences. Since the operating frequency is M-times slower than the original design while the system throughput rate is still maintained, the speed penalty can be compensated at the architectural level. We start with the design of low-power multirate discrete cosine transform (DCT)/inverse discrete cosine transform (IDCT) VLSI architectures. Then the multirate low-power design is extended to the modulated lapped transform (MLT), extended lapped transform (ELT), and a unified low-power transform coding architecture. Finally, we perform finite-precision analysis for the multirate DCT architectures. The analytical results can help us to choose the optimal wordlength for each DCT channel under required signal-to-noise ratio (SNR) constraint, which can further reduce the power consumption at the circuit level. The proposed multirate architectures can also be applied to very high-speed block discrete transforms in which only low-speed operators are required.
引用
收藏
页码:707 / 718
页数:12
相关论文
共 50 条
  • [21] Low-power VLSI architectures for 3D discrete cosine transform (DCT)
    Saponara, S
    Fanucci, L
    Terreni, P
    PROCEEDINGS OF THE 46TH IEEE INTERNATIONAL MIDWEST SYMPOSIUM ON CIRCUITS & SYSTEMS, VOLS 1-3, 2003, : 1567 - 1570
  • [22] Low-power branch prediction techniques for VLIW architectures: a compiler-hints based approach
    Monchiero, M
    Palermo, G
    Sami, M
    Silvano, C
    Zaccaria, V
    Zafalon, R
    INTEGRATION-THE VLSI JOURNAL, 2005, 38 (03) : 515 - 524
  • [23] Trade-Off Analysis of a Low-Power Image Coding Algorithm
    K. Masselos
    P. Merakos
    T. Stouraitis
    C.E. Goutis
    Journal of VLSI signal processing systems for signal, image and video technology, 1998, 18 : 65 - 80
  • [24] Trade-off analysis of a low-power image coding algorithm
    Masselos, K
    Merakos, P
    Stouraitis, T
    Goutis, CE
    JOURNAL OF VLSI SIGNAL PROCESSING SYSTEMS FOR SIGNAL IMAGE AND VIDEO TECHNOLOGY, 1998, 18 (01): : 65 - 80
  • [25] Low-Power Very-Large-Scale Integration Implementation of Fault-Tolerant Parallel Real Fast Fourier Transform Architectures Using Error Correction Codes and Algorithm-Based Fault-Tolerant Techniques
    Chowdary, M. Kalpana
    Turaka, Rajasekhar
    Alabduallah, Bayan
    Khan, Mudassir
    Babu, J. Chinna
    Kiran, Ajmeera
    PROCESSES, 2023, 11 (08)
  • [26] Low-Power Discrete Fourier Transform for OFDM: A Programmable Analog Approach
    Suh, Sangwook
    Basu, Arindam
    Schlottmann, Craig
    Hasler, Paul E.
    Barry, John R.
    IEEE TRANSACTIONS ON CIRCUITS AND SYSTEMS I-REGULAR PAPERS, 2011, 58 (02) : 290 - 298
  • [27] Low-power VLSI architectures for OFDM transmitters based on PAPR reduction
    Giannopoulos, T
    Paliouras, V
    INTEGRATED CIRCUIT AND SYSTEM DESIGN: POWER AND TIMING MODELING, OPTIMIZATION AND SIMULATION, 2005, 3728 : 177 - 186
  • [28] A Coarse-Grained Reconfigurable Approach for Low-Power Spike Sorting Architectures
    Carta, Nicola
    Sau, Carlo
    Pani, Danilo
    Palumbo, Francesca
    Raffo, Luigi
    2013 6TH INTERNATIONAL IEEE/EMBS CONFERENCE ON NEURAL ENGINEERING (NER), 2013, : 439 - 442
  • [29] Low-power test in compression-based reconfigurable scan architectures
    Almukhaizim, Sobeeh
    Mohammad, Mohammad
    Alquraishi, Eman
    KUWAIT JOURNAL OF SCIENCE & ENGINEERING, 2011, 38 (2B): : 175 - 195
  • [30] A low-power multirate differential PSK receiver for space applications
    Yuce, MR
    Liu, WT
    IEEE TRANSACTIONS ON VEHICULAR TECHNOLOGY, 2005, 54 (06) : 2074 - 2084