Low Power Asynchronous Circuit Design Methodology using a new Single Gate Sleep Convention Logic (SG-SCL)

被引:0
|
作者
Lee, Jin Kyung [1 ]
Kim, Kyung Ki [1 ]
机构
[1] Daegu Univ, Dept Elect Engn, Geongsan, South Korea
基金
新加坡国家研究基金会;
关键词
power gating; sleep convention logic (SCL); NULL convention logic(NCL); asynchronous circuit;
D O I
暂无
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
This paper proposes an asynchronous circuit design methodology using a new Single Gate Sleep Convention Logic (SG-SCL) with advantages such as low area overhead, low power consumption compared with the conventional null convention logic (NCL) methodologies. The delay-insensitive NCL asynchronous circuits consist of dual-rail structures using {DATA0, DATA1, NULL} encoding which carry a significant area overhead by comparison with single-rail structures. The area overhead can lead to high power consumption. In this paper, the proposed single gate SCL deploys a power gating structure for a new {DATA, SLEEP} encoding to achieve low area overhead and low power consumption maintaining high performance during DATA cycle. 4x4 multipliers have been designed in a 45nm predictive technology using the proposed SG-SCL gates and pipeline structure and using the conventional MTNCL (Safe SECRII architecture), and they have been compared in terms of speed, power consumption, energy and size. The simulation results show that the proposed design reduces 60% energy, 54% leakage power and 25% area compared to the MTNCL (Safe SECRII architecture) design.
引用
收藏
页码:317 / 320
页数:4
相关论文
共 50 条
  • [1] Error Resilient Sleep Convention Logic Asynchronous Circuit Design
    Datta, Mithun
    Bodoh, Alexander
    Sakib, Ashiq A.
    2023 21ST IEEE INTERREGIONAL NEWCAS CONFERENCE, NEWCAS, 2023,
  • [2] Design of high efficient low power static logic circuit using SG FinFET
    Sridharan, Venkatesan Rameya
    Alagarsamy, Manjunathan
    Rajangam, Balamurugan
    Sekar, Lalitha
    INTERNATIONAL JOURNAL OF ELECTRONICS, 2024, 111 (10) : 1613 - 1630
  • [3] Low Power Null Convention Logic Circuit Design Based on DCVSL
    Lee, Ho Joon
    Kim, Yong-Bin
    2013 IEEE 56TH INTERNATIONAL MIDWEST SYMPOSIUM ON CIRCUITS AND SYSTEMS (MWSCAS), 2013, : 29 - 32
  • [4] DMR-SCL: A Design and Verification Framework for Redundancy-Based Resilient Asynchronous Sleep Convention Logic Circuits
    Datta, Mithun
    Mazumder, Dipayan
    Bodoh, Alexander C.
    Sakib, Ashiq A.
    ELECTRONICS, 2025, 14 (05):
  • [5] Silicon On Insulator Null Convention Logic based asynchronous circuit design for high performance low power digital systems
    Nguyen Le Huy
    Holland, Anthony S.
    Beckett, Paul
    PROCEEDINGS OF 2018 2ND INTERNATIONAL CONFERENCE ON RECENT ADVANCES IN SIGNAL PROCESSING, TELECOMMUNICATIONS & COMPUTING (SIGTELCOM 2018), 2018, : 111 - 115
  • [6] A new design methodology of low power asynchronous comparator
    Jiang, Xiao-Bo
    Ye, De-Sheng
    Tien Tzu Hsueh Pao/Acta Electronica Sinica, 2012, 40 (08): : 1650 - 1654
  • [7] New Data Encoding Method with a Multi-Value Logic for Low Power Asynchronous Circuit Design
    Choi, Eun-Ju
    Lee, Je-Hoon
    Cho, Kyoung-Rok
    ISMVL 2006: 36TH INTERNATIONAL SYMPOSIUM ON MULTIPLE-VALUED LOGIC, 2006, : 25 - +
  • [8] Design of Low Power Multiplier Using Reversible Logic Gate
    Thakre, Ashish K.
    Chiwande, Sujata S.
    Chafale, Sumit D.
    2014 INTERNATIONAL CONFERENCE ON GREEN COMPUTING COMMUNICATION AND ELECTRICAL ENGINEERING (ICGCCEE), 2014,
  • [9] Design of Low Power and Robust Asynchronous SRAM Generated Using AMC Involving SAHB Circuit with QDI Logic
    Vinay B.K.
    Mala S.P.
    Panchami S.V.
    Journal of The Institution of Engineers (India): Series B, 2024, 105 (05) : 1213 - 1221
  • [10] VLSI design and implementation of a low power microcontroller using asynchronous logic
    Yu, Ying
    Zhou, Lei
    Min, Hao
    Pan Tao Ti Hsueh Pao/Chinese Journal of Semiconductors, 2001, 22 (10): : 1346 - 1351