Error Resilient Sleep Convention Logic Asynchronous Circuit Design

被引:1
|
作者
Datta, Mithun [1 ]
Bodoh, Alexander [1 ]
Sakib, Ashiq A. [1 ]
机构
[1] Florida Polytechn Univ, Dept Elect & Comp Engn, Lakeland, FL USA
关键词
Asynchronous design; Sleep Convention Logic (SCL); Single event upset (SEU); Single event latch-up (SEL);
D O I
10.1109/NEWCAS57931.2023.10198041
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
This paper proposes a resilient QDI Sleep Convention Logic (SCL) asynchronous architecture, capable of recovering from single-event radiation-induced effects such as single-event upset (SEU) and single-event latch-up (SEL). The recovery procedure is detailed in the paper, and it has been categorically proven that the safety and liveness of the SCL circuit will not be affected during a SEL or SEU. A resilient SCL 4x4 array multiplier was implemented based on the proposed architecture using a 32-nm CMOS PTM model. Compared to a similar resilient NULL Convention Logic (NCL) architecture, the proposed design requires similar to 20% fewer transistors, consumes 2.4 times less energy per operation, and dissipates similar to 3 fold less power during idle stages.
引用
收藏
页数:5
相关论文
共 50 条
  • [1] Illegal Trojan design and detection in asynchronous NULL Convention Logic and Sleep Convention Logic circuits
    Ponugoti, Kushal K.
    Srinivasan, Sudarshan K.
    Smith, Scott C.
    Mathure, Nimish
    IET COMPUTERS AND DIGITAL TECHNIQUES, 2022, 16 (5-6): : 172 - 182
  • [2] DMR-SCL: A Design and Verification Framework for Redundancy-Based Resilient Asynchronous Sleep Convention Logic Circuits
    Datta, Mithun
    Mazumder, Dipayan
    Bodoh, Alexander C.
    Sakib, Ashiq A.
    ELECTRONICS, 2025, 14 (05):
  • [3] Optimization design of a full asynchronous pipeline circuit based on null convention logic
    Guan Xuguang
    Zhou Duan
    Yang Yintang
    JOURNAL OF SEMICONDUCTORS, 2009, 30 (07)
  • [4] Optimization design of a full asynchronous pipeline circuit based on null convention logic
    管旭光
    周端
    杨银堂
    半导体学报, 2009, 30 (07) : 123 - 128
  • [5] Testable Error Detection Logic Design Applied to an Asynchronous Timing Resilient Template
    Kuentzer, Felipe A.
    Juracy, Leonardo R.
    Moreira, Matheus T.
    Amory, Alexandre M.
    2018 31ST SYMPOSIUM ON INTEGRATED CIRCUITS AND SYSTEMS DESIGN (SBCCI), 2018,
  • [6] Low Power Asynchronous Circuit Design Methodology using a new Single Gate Sleep Convention Logic (SG-SCL)
    Lee, Jin Kyung
    Kim, Kyung Ki
    2017 IEEE 60TH INTERNATIONAL MIDWEST SYMPOSIUM ON CIRCUITS AND SYSTEMS (MWSCAS), 2017, : 317 - 320
  • [7] Design for Testability of Sleep Convention Logic
    Parsan, Farhad A.
    Smith, Scott C.
    Al-Assadi, Waleed K.
    IEEE TRANSACTIONS ON VERY LARGE SCALE INTEGRATION (VLSI) SYSTEMS, 2016, 24 (02) : 743 - 753
  • [8] An Equivalence Verification Methodology for Asynchronous Sleep Convention Logic Circuits
    Hossain, Mousam
    Sakib, Ashiq A.
    Srinivasan, Sudarshan K.
    Smith, Scott C.
    2019 IEEE INTERNATIONAL SYMPOSIUM ON CIRCUITS AND SYSTEMS (ISCAS), 2019,
  • [9] NULL Convention Logic(TM): A complete and consistent logic for asynchronous digital circuit synthesis
    Fant, KM
    Brandt, SA
    INTERNATIONAL CONFERENCE ON APPLICATION-SPECIFIC SYSTEMS, ARCHITECTURES AND PROCESSORS 1996, PROCEEDINGS, 1996, : 261 - 273
  • [10] Design of an FPGA logic, element for implementing asynchronous NULL convention logic circuits
    Smith, Scott C.
    IEEE TRANSACTIONS ON VERY LARGE SCALE INTEGRATION (VLSI) SYSTEMS, 2007, 15 (06) : 672 - 683