Design of an FPGA logic, element for implementing asynchronous NULL convention logic circuits

被引:15
|
作者
Smith, Scott C. [1 ]
机构
[1] Univ Missouri, Dept Elect & Comp Engn, Rolla, MO 65409 USA
关键词
asynchronous logic design; delay-insensitive circuits; field-programmable gate array (FPGA); NULL convention logic (NCL); reconfigurable logic;
D O I
10.1109/TVLSI.2007.898726
中图分类号
TP3 [计算技术、计算机技术];
学科分类号
0812 ;
摘要
Two versions of a reconfigurable logic element are developed for use in constructing a NULL convention logic (NCL) field-programmable gate array (FPGA): one with extra embedded registration capability, which requires additional area, and one without. Both versions can be configured as any of the 27 fundamental NCL gates, including resettable and inverting variations, and both can utilize embedded registration for gates with three or fewer inputs; however, only the version with the additional embedded registration capability can utilize embedded registration with four-input gates. These two approaches are compared with each other and with an existing approach, showing that both,versions developed herein yield a more area efficient NCL circuit implementation, compared to the previous work. The two FPGA logic elements are simulated at the transistor level using the 1.8-V, 180-nm TSMC CMOS process.
引用
收藏
页码:672 / 683
页数:12
相关论文
共 50 条
  • [1] Design of a Logic Element for Implementing an Asynchronous FPGA
    Smith, Scott C.
    FPGA 2007: FIFTEENTH ACM/SIGDA INTERNATIONAL SYMPOSIUM ON FIELD-PROGRAMMABLE GATE ARRAYS, 2007, : 13 - 22
  • [2] Illegal Trojan design and detection in asynchronous NULL Convention Logic and Sleep Convention Logic circuits
    Ponugoti, Kushal K.
    Srinivasan, Sudarshan K.
    Smith, Scott C.
    Mathure, Nimish
    IET COMPUTERS AND DIGITAL TECHNIQUES, 2022, 16 (5-6): : 172 - 182
  • [3] Design for Test of Asynchronous NULL Convention Logic (NCL) Circuits
    Al-Assadi, Waleed K.
    Kakarla, Sindhu
    2008 IEEE INTERNATIONAL TEST CONFERENCE, VOLS 1 AND 2, PROCEEDINGS, 2008, : 582 - 590
  • [4] Design for Test of Asynchronous NULL Convention Logic (NCL) Circuits
    Al-Assadi, Waleed K.
    Kakarla, Sindhu
    JOURNAL OF ELECTRONIC TESTING-THEORY AND APPLICATIONS, 2009, 25 (01): : 117 - 126
  • [5] Design for Test of Asynchronous NULL Convention Logic (NCL) Circuits
    Waleed K. Al-Assadi
    Sindhu Kakarla
    Journal of Electronic Testing, 2009, 25 : 117 - 126
  • [6] Gate Mapping Automation for Asynchronous NULL Convention Logic Circuits
    Parsan, Farhad A.
    Al-Assadi, Waleed K.
    Smith, Scott C.
    IEEE TRANSACTIONS ON VERY LARGE SCALE INTEGRATION (VLSI) SYSTEMS, 2014, 22 (01) : 99 - 112
  • [7] Asynchronous Test Hardware for Null Convention Logic
    Nemati, Nastaran
    Reed, Mark C.
    Frater, Michael R.
    2014 IEEE INTERNATIONAL SYMPOSIUM ON CIRCUITS AND SYSTEMS (ISCAS), 2014, : 1744 - 1747
  • [8] Design for test techniques for asynchronous NULL conventional logic (NCL) circuits
    Satagopan, Venkat
    Bhaskaran, Bonita
    Al-Assadi, Waleed K.
    Smith, Scott C.
    Kakarla, Sindhu
    ADVANCES AND INNOVATIONS IN SYSTEMS, COMPUTING SCIENCES AND SOFTWARE ENGINEERING, 2007, : 451 - 456
  • [9] Null Convention Logic (NCL) based Asynchronous Design - Fundamentals and Recent Advances
    Linh Duc Tran
    Matthews, Glenn I.
    Beckett, Paul
    Alex Stojcevski
    2017 INTERNATIONAL CONFERENCE ON RECENT ADVANCES IN SIGNAL PROCESSING, TELECOMMUNICATIONS & COMPUTING (SIGTELCOM), 2017, : 158 - 163
  • [10] Optimization design of a full asynchronous pipeline circuit based on null convention logic
    管旭光
    周端
    杨银堂
    Journal of Semiconductors, 2009, 30 (07) : 123 - 128