Design of an FPGA logic, element for implementing asynchronous NULL convention logic circuits

被引:15
|
作者
Smith, Scott C. [1 ]
机构
[1] Univ Missouri, Dept Elect & Comp Engn, Rolla, MO 65409 USA
关键词
asynchronous logic design; delay-insensitive circuits; field-programmable gate array (FPGA); NULL convention logic (NCL); reconfigurable logic;
D O I
10.1109/TVLSI.2007.898726
中图分类号
TP3 [计算技术、计算机技术];
学科分类号
0812 ;
摘要
Two versions of a reconfigurable logic element are developed for use in constructing a NULL convention logic (NCL) field-programmable gate array (FPGA): one with extra embedded registration capability, which requires additional area, and one without. Both versions can be configured as any of the 27 fundamental NCL gates, including resettable and inverting variations, and both can utilize embedded registration for gates with three or fewer inputs; however, only the version with the additional embedded registration capability can utilize embedded registration with four-input gates. These two approaches are compared with each other and with an existing approach, showing that both,versions developed herein yield a more area efficient NCL circuit implementation, compared to the previous work. The two FPGA logic elements are simulated at the transistor level using the 1.8-V, 180-nm TSMC CMOS process.
引用
收藏
页码:672 / 683
页数:12
相关论文
共 50 条
  • [11] Optimization design of a full asynchronous pipeline circuit based on null convention logic
    Guan Xuguang
    Zhou Duan
    Yang Yintang
    JOURNAL OF SEMICONDUCTORS, 2009, 30 (07)
  • [12] Equivalence Verification for NULL Convention Logic (NCL) Circuits
    Wijayasekara, Vidura M.
    Srinivasan, Sudarshan K.
    Smith, Scott C.
    2014 32ND IEEE INTERNATIONAL CONFERENCE ON COMPUTER DESIGN (ICCD), 2014, : 188 - 194
  • [13] Combining Relaxation With NCL_X for Enhanced Optimization of Asynchronous Null Convention Logic Circuits
    Khodosevych, Danylo
    Bodoh, Alexander C.
    Sakib, Ashiq A.
    Smith, Scott C.
    IEEE ACCESS, 2023, 11 : 104688 - 104699
  • [14] Testing of asynchronous null conventional logic (NCL) circuits
    Kakarla, Sindhu
    Al-Assadi, Waleed K.
    2008 IEEE REGION 5 CONFERENCE, 2008, : 267 - 272
  • [15] NULL Convention Logic(TM): A complete and consistent logic for asynchronous digital circuit synthesis
    Fant, KM
    Brandt, SA
    INTERNATIONAL CONFERENCE ON APPLICATION-SPECIFIC SYSTEMS, ARCHITECTURES AND PROCESSORS 1996, PROCEEDINGS, 1996, : 261 - 273
  • [16] Quantum-dot Cellular Automaton of Asynchronous Null Convention Logic Multiplier Design
    Varadharajan, Pragadesh
    Al-Assadi, Waleed
    Alam, Shabab F.
    Smith, Scott C.
    2013 IEEE 56TH INTERNATIONAL MIDWEST SYMPOSIUM ON CIRCUITS AND SYSTEMS (MWSCAS), 2013, : 813 - 816
  • [17] Built-In Self-Test for Multi-Threshold NULL Convention Logic Asynchronous Circuits
    Sparkman, Brett
    Smith, Scott C.
    Di, Jia
    2020 IEEE 38TH VLSI TEST SYMPOSIUM (VTS 2020), 2020,
  • [18] Optimised Completion Detection Circuits for Null Convention Logic Pipelines
    Dabholkar, Prashant
    Beckett, Paul
    2017 IEEE ASIA PACIFIC CONFERENCE ON POSTGRADUATE RESEARCH IN MICROELECTRONICS AND ELECTRONICS (PRIMEASIA), 2017, : 17 - 20
  • [19] Null Convention Logic Circuits Using Balanced Ternary on SOI
    Andrawes, Sameh
    Beckett, Paul
    PROCEEDINGS OF THE 2011 2ND INTERNATIONAL CONGRESS ON COMPUTER APPLICATIONS AND COMPUTATIONAL SCIENCE, VOL 2, 2012, 145 : 89 - 97
  • [20] An Equivalence Verification Methodology for Asynchronous Sleep Convention Logic Circuits
    Hossain, Mousam
    Sakib, Ashiq A.
    Srinivasan, Sudarshan K.
    Smith, Scott C.
    2019 IEEE INTERNATIONAL SYMPOSIUM ON CIRCUITS AND SYSTEMS (ISCAS), 2019,