Testable Error Detection Logic Design Applied to an Asynchronous Timing Resilient Template

被引:0
|
作者
Kuentzer, Felipe A. [1 ]
Juracy, Leonardo R. [1 ]
Moreira, Matheus T. [2 ]
Amory, Alexandre M. [1 ]
机构
[1] PUCRS Univ, Fac Informat, Porto Alegre, RS, Brazil
[2] Chronos Tech, Res & Dev, San Diego, CA USA
关键词
timing resilient; error detection logic (EDL); asynchronous design; design for testability (DfT); stuck-at fault;
D O I
暂无
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
Resilient circuits are becoming a popular alternative to cope with process, voltage, and temperature variability under ultra-deep-submicron technology. Timing resilient architectures rely on error detection logic (EDL) to detect and recover from timing violations. Different EDLs have been proposed to either reduce the area overheads associated with the additional circuitry or to reduce recovery time, but most of them do not account for testability. This paper proposes a testable EDL (TEDL) architecture for manufacturing and field testing. Fault coverage and area overhead are illustrated on a resilient implementation of Plasma, a 3-stage OpenCore MIPS CPU, which contains the proposed testable EDL circuitry. The results show that 100% of the stuck-at faults of the TEDL are detectable with 4.61% area overhead when compared to the Plasma with the original EDL design.
引用
收藏
页数:6
相关论文
共 35 条
  • [1] Error Resilient Sleep Convention Logic Asynchronous Circuit Design
    Datta, Mithun
    Bodoh, Alexander
    Sakib, Ashiq A.
    2023 21ST IEEE INTERREGIONAL NEWCAS CONFERENCE, NEWCAS, 2023,
  • [2] Fault Classification of the Error Detection Logic in the Blade Resilient Template
    Kuentzer, Felipe A.
    Amory, Alexandre M.
    2016 22ND IEEE INTERNATIONAL SYMPOSIUM ON ASYNCHRONOUS CIRCUITS AND SYSTEMS, 2016, : 37 - 42
  • [3] Blade - A Timing Violation Resilient Asynchronous Template
    Hand, Dylan
    Moreira, Matheus Trevisan
    Huang, Hsin-Ho
    Chen, Danlei
    Butzke, Frederico
    Li, Zhichao
    Gibiluka, Matheus
    Breuer, Melvin
    Calazans, Ney Laert Vilar
    Beerel, Peter A.
    21ST IEEE INTERNATIONAL SYMPOSIUM ON ASYNCHRONOUS CIRCUITS AND SYSTEMS (ASYNC 2015), 2015, : 21 - 28
  • [4] SERAD: Soft Error Resilient Asynchronous Design Using a Bundled Data Protocol
    Aketi, Sai Aparna
    Gupta, Smriti
    Cheng, Huimei
    Mekie, Joycee
    Beerel, Peter A.
    IEEE TRANSACTIONS ON CIRCUITS AND SYSTEMS I-REGULAR PAPERS, 2020, 67 (05) : 1667 - 1677
  • [5] Design of Error-Resilient Logic Gates with Reinforcement Using Implications
    Han, Xijing
    Donato, Marco
    Bahar, R. Iris
    Zaslaysky, Alexander
    Patterson, William
    2016 INTERNATIONAL GREAT LAKES SYMPOSIUM ON VLSI (GLSVLSI), 2016, : 191 - 196
  • [6] Timing error resilient clock gate design for wide-voltage application
    Zhu T.-T.
    Xiang X.-Y.
    Chen C.
    Meng J.-Y.
    Yan X.-L.
    Xiang, Xiao-Yan (xiangxy@fudan.edu.cn), 1796, Zhejiang University (52): : 1796 - 1803
  • [8] A review of on-chip timing error detection/correction methods for logic pipeline
    Kim, Jae-Joon
    2015 INTERNATIONAL SOC DESIGN CONFERENCE (ISOCC), 2015, : 89 - 90
  • [9] Illegal Trojan design and detection in asynchronous NULL Convention Logic and Sleep Convention Logic circuits
    Ponugoti, Kushal K.
    Srinivasan, Sudarshan K.
    Smith, Scott C.
    Mathure, Nimish
    IET COMPUTERS AND DIGITAL TECHNIQUES, 2022, 16 (5-6): : 172 - 182
  • [10] Delay Insensitive Code-Based Timing and Soft Error-Resilient and Adaptive-Performance Logic
    Liu, Bao
    Chen, Xuemei
    Teshome, Fiona
    2012 13TH INTERNATIONAL SYMPOSIUM ON QUALITY ELECTRONIC DESIGN (ISQED), 2012, : 63 - 70