Error Resilient Sleep Convention Logic Asynchronous Circuit Design

被引:1
|
作者
Datta, Mithun [1 ]
Bodoh, Alexander [1 ]
Sakib, Ashiq A. [1 ]
机构
[1] Florida Polytechn Univ, Dept Elect & Comp Engn, Lakeland, FL USA
关键词
Asynchronous design; Sleep Convention Logic (SCL); Single event upset (SEU); Single event latch-up (SEL);
D O I
10.1109/NEWCAS57931.2023.10198041
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
This paper proposes a resilient QDI Sleep Convention Logic (SCL) asynchronous architecture, capable of recovering from single-event radiation-induced effects such as single-event upset (SEU) and single-event latch-up (SEL). The recovery procedure is detailed in the paper, and it has been categorically proven that the safety and liveness of the SCL circuit will not be affected during a SEL or SEU. A resilient SCL 4x4 array multiplier was implemented based on the proposed architecture using a 32-nm CMOS PTM model. Compared to a similar resilient NULL Convention Logic (NCL) architecture, the proposed design requires similar to 20% fewer transistors, consumes 2.4 times less energy per operation, and dissipates similar to 3 fold less power during idle stages.
引用
收藏
页数:5
相关论文
共 50 条
  • [31] Variation-Resilient Current-Mode Logic Circuit Design Using MTJ Devices
    Kim, Youngkeun
    Natsui, Masanori
    Hanyu, Takahiro
    2012 IEEE INTERNATIONAL SYMPOSIUM ON CIRCUITS AND SYSTEMS (ISCAS 2012), 2012, : 2705 - 2708
  • [32] Evolution of NULL Convention Logic Based Asynchronous Paradigm: An Overview and Outlook
    Khodosevych, Danylo
    Sakib, Ashiq A.
    IEEE ACCESS, 2022, 10 : 78650 - 78666
  • [33] Dual-rail four-phase asynchronous circuit design based on DCVSPG logic
    Zhong, Xiong-Guang
    Rong, Meng-Tian
    Shanghai Jiaotong Daxue Xuebao/Journal of Shanghai Jiaotong University, 2004, 38 (SUPPL. 2): : 129 - 132
  • [34] Asynchronous circuit design based on the RTBT monostable-bistable logic transition element (MOBILE)
    Glösekötter, P
    Pacha, C
    Goser, KF
    Prost, W
    Kim, S
    van Husen, H
    Reimann, T
    Tegude, FJ
    15TH SYMPOSIUM ON INTEGRATED CIRCUITS AND SYSTEMS DESIGN, PROCEEDINGS, 2002, : 365 - 370
  • [35] ADVANCED ASPECTS OF ASYNCHRONOUS LOGIC DESIGN
    LEWIN, DW
    COMPUTER JOURNAL, 1971, 14 (03): : 254 - +
  • [36] Asynchronous Logic Design Targeting LUTs
    Lemberski, Igor
    Suponenkovs, Artjoms
    2018 7TH MEDITERRANEAN CONFERENCE ON EMBEDDED COMPUTING (MECO), 2018, : 420 - 425
  • [37] A NEW APPROACH TO DESIGN OF ASYNCHRONOUS LOGIC
    LEWIN, DW
    RADIO AND ELECTRONIC ENGINEER, 1968, 36 (06): : 327 - &
  • [38] On The Potentials of FinFETs for Asynchronous Circuit Design
    Jafari, Fataneh
    Mosaffa, Mahdi
    Mohammadi, Siamak
    2011 IEEE COMPUTER SOCIETY ANNUAL SYMPOSIUM ON VLSI (ISVLSI), 2011, : 331 - 332
  • [39] ASYNCHRONOUS CIRCUIT DESIGN LANGUAGE (ACDL)
    BEDNAR, GM
    TRACEY, JH
    IEEE TRANSACTIONS ON COMPUTERS, 1974, C 23 (09) : 971 - 976
  • [40] Radiation Hardened Click Controllers for Soft Error Resilient Asynchronous Architectures
    Kuentzer, Felipe A.
    Herrera, Moises
    Schrape, Oliver
    Beerel, Peter A.
    Krstic, Milos
    2020 26TH IEEE INTERNATIONAL SYMPOSIUM ON ASYNCHRONOUS CIRCUITS AND SYSTEMS ASYNC 2020, 2020, : 78 - 85