Evolution of NULL Convention Logic Based Asynchronous Paradigm: An Overview and Outlook

被引:5
|
作者
Khodosevych, Danylo [1 ]
Sakib, Ashiq A. [1 ]
机构
[1] Florida Polytech Univ, Dept Elect & Comp Engn, Lakeland, FL 33805 USA
关键词
Logic gates; Optimization; Registers; Clocks; Delays; Wires; Testing; Asynchronous circuits; design automation; logic optimization; null convention logic; testing; verification; DESIGN; VERIFICATION; AUTOMATION;
D O I
10.1109/ACCESS.2022.3194028
中图分类号
TP [自动化技术、计算机技术];
学科分类号
0812 ;
摘要
The synchronous design paradigm dominates today's semiconductor industry. However, this clocked approach is facing major challenges with today's high-speed, low-power design expectations, using processes with ever-increasing physical level variability. Several clock related issues surface in designs operating at higher frequencies, which make clock management increasingly difficult. Quasi-delay insensitive (QDI) asynchronous (clockless) designs have proved to be effective in circumventing the major limiting factors associated with the clocked designs. NULL Convention Logic (NCL) is one such QDI asynchronous design paradigm, which presents itself as a promising alternative to conventional synchronous circuits and has already found numerous commercial applications due to its low power, robust architecture, and ease of design reuse. This paper presents the evolution of NCL based asynchronous paradigm over the past two decades, primarily focusing on existing fundamental research in NCL design automation, spanning over NCL synthesis, optimization, testing, and verification. The methods are systematically analyzed to determine their limitations and future research directions.
引用
收藏
页码:78650 / 78666
页数:17
相关论文
共 50 条
  • [1] Asynchronous Test Hardware for Null Convention Logic
    Nemati, Nastaran
    Reed, Mark C.
    Frater, Michael R.
    2014 IEEE INTERNATIONAL SYMPOSIUM ON CIRCUITS AND SYSTEMS (ISCAS), 2014, : 1744 - 1747
  • [2] Null Convention Logic (NCL) based Asynchronous Design - Fundamentals and Recent Advances
    Linh Duc Tran
    Matthews, Glenn I.
    Beckett, Paul
    Alex Stojcevski
    2017 INTERNATIONAL CONFERENCE ON RECENT ADVANCES IN SIGNAL PROCESSING, TELECOMMUNICATIONS & COMPUTING (SIGTELCOM), 2017, : 158 - 163
  • [3] Optimization design of a full asynchronous pipeline circuit based on null convention logic
    Guan Xuguang
    Zhou Duan
    Yang Yintang
    JOURNAL OF SEMICONDUCTORS, 2009, 30 (07)
  • [4] Optimization design of a full asynchronous pipeline circuit based on null convention logic
    管旭光
    周端
    杨银堂
    半导体学报, 2009, 30 (07) : 123 - 128
  • [5] Illegal Trojan design and detection in asynchronous NULL Convention Logic and Sleep Convention Logic circuits
    Ponugoti, Kushal K.
    Srinivasan, Sudarshan K.
    Smith, Scott C.
    Mathure, Nimish
    IET COMPUTERS AND DIGITAL TECHNIQUES, 2022, 16 (5-6): : 172 - 182
  • [6] Design for Test of Asynchronous NULL Convention Logic (NCL) Circuits
    Al-Assadi, Waleed K.
    Kakarla, Sindhu
    2008 IEEE INTERNATIONAL TEST CONFERENCE, VOLS 1 AND 2, PROCEEDINGS, 2008, : 582 - 590
  • [7] Design for Test of Asynchronous NULL Convention Logic (NCL) Circuits
    Waleed K. Al-Assadi
    Sindhu Kakarla
    Journal of Electronic Testing, 2009, 25 : 117 - 126
  • [8] Design for Test of Asynchronous NULL Convention Logic (NCL) Circuits
    Al-Assadi, Waleed K.
    Kakarla, Sindhu
    JOURNAL OF ELECTRONIC TESTING-THEORY AND APPLICATIONS, 2009, 25 (01): : 117 - 126
  • [9] Gate Mapping Automation for Asynchronous NULL Convention Logic Circuits
    Parsan, Farhad A.
    Al-Assadi, Waleed K.
    Smith, Scott C.
    IEEE TRANSACTIONS ON VERY LARGE SCALE INTEGRATION (VLSI) SYSTEMS, 2014, 22 (01) : 99 - 112
  • [10] Design of an FPGA logic, element for implementing asynchronous NULL convention logic circuits
    Smith, Scott C.
    IEEE TRANSACTIONS ON VERY LARGE SCALE INTEGRATION (VLSI) SYSTEMS, 2007, 15 (06) : 672 - 683