Evolution of NULL Convention Logic Based Asynchronous Paradigm: An Overview and Outlook

被引:5
|
作者
Khodosevych, Danylo [1 ]
Sakib, Ashiq A. [1 ]
机构
[1] Florida Polytech Univ, Dept Elect & Comp Engn, Lakeland, FL 33805 USA
关键词
Logic gates; Optimization; Registers; Clocks; Delays; Wires; Testing; Asynchronous circuits; design automation; logic optimization; null convention logic; testing; verification; DESIGN; VERIFICATION; AUTOMATION;
D O I
10.1109/ACCESS.2022.3194028
中图分类号
TP [自动化技术、计算机技术];
学科分类号
0812 ;
摘要
The synchronous design paradigm dominates today's semiconductor industry. However, this clocked approach is facing major challenges with today's high-speed, low-power design expectations, using processes with ever-increasing physical level variability. Several clock related issues surface in designs operating at higher frequencies, which make clock management increasingly difficult. Quasi-delay insensitive (QDI) asynchronous (clockless) designs have proved to be effective in circumventing the major limiting factors associated with the clocked designs. NULL Convention Logic (NCL) is one such QDI asynchronous design paradigm, which presents itself as a promising alternative to conventional synchronous circuits and has already found numerous commercial applications due to its low power, robust architecture, and ease of design reuse. This paper presents the evolution of NCL based asynchronous paradigm over the past two decades, primarily focusing on existing fundamental research in NCL design automation, spanning over NCL synthesis, optimization, testing, and verification. The methods are systematically analyzed to determine their limitations and future research directions.
引用
收藏
页码:78650 / 78666
页数:17
相关论文
共 50 条
  • [31] Globally asynchronous, locally synchronous circuits:: Overview and outlook
    Krstic, Milos
    Grass, Eckhard
    Guerkaynak, Frank K.
    Vivet, Pascal
    IEEE DESIGN & TEST OF COMPUTERS, 2007, 24 (05): : 430 - 441
  • [32] A Dual-Rail LUT for Reconfigurable Logic using Null Convention Logic
    Yu, Jing
    Beckett, Paul
    GLSVLSI'14: PROCEEDINGS OF THE 2014 GREAT LAKES SYMPOSIUM ON VLSI, 2014, : 261 - 266
  • [33] Clock-Free Nanowire Crossbar Architecture based on Null Convention Logic (NCL)
    Bonam, Ravi
    Chaudhary, Shikha
    Yellambalase, Yadunandana
    Choi, Minsu
    2007 7TH IEEE CONFERENCE ON NANOTECHNOLOGY, VOL 1-3, 2007, : 85 - 89
  • [34] Low Power Spatial Computing using Null Convention Logic
    Haque, Kashfia
    Jakob, Conrad
    Beckett, Paul
    2015 IEEE INTERNATIONAL CONFERENCE ON DATA SCIENCE AND DATA INTENSIVE SYSTEMS, 2015, : 325 - 329
  • [35] Null Convention Logic Circuits Using Balanced Ternary on SOI
    Andrawes, Sameh
    Beckett, Paul
    PROCEEDINGS OF THE 2011 2ND INTERNATIONAL CONGRESS ON COMPUTER APPLICATIONS AND COMPUTATIONAL SCIENCE, VOL 2, 2012, 145 : 89 - 97
  • [36] Optimised Completion Detection Circuits for Null Convention Logic Pipelines
    Dabholkar, Prashant
    Beckett, Paul
    2017 IEEE ASIA PACIFIC CONFERENCE ON POSTGRADUATE RESEARCH IN MICROELECTRONICS AND ELECTRONICS (PRIMEASIA), 2017, : 17 - 20
  • [37] Comprehensive Comparison of NULL Convention Logic Threshold Gate Implementations
    Haulmark, Kelby
    Khalil, Wassim
    Bouillon, William
    Di, Jia
    2018 NEW GENERATION OF CAS (NGCAS), 2018, : 37 - 40
  • [38] NCL plus : Return-to-One Null Convention Logic
    Moreira, Matheus T.
    Oliveira, Carlos H. M.
    Porto, Ricardo C.
    Calazans, Ney L. V.
    2013 IEEE 56TH INTERNATIONAL MIDWEST SYMPOSIUM ON CIRCUITS AND SYSTEMS (MWSCAS), 2013, : 836 - 839
  • [39] Testing of asynchronous NULL conventional logic (NCL) circuits in synchronous-based designs
    Al-Assadi, Waleed K.
    Kakarla, Sindhu
    DFT 2007: 22ND IEEE INTERNATIONAL SYMPOSIUM ON DEFECT AND FAULT-TOLERANCE IN VLSI SYSTEMS, PROCEEDINGS, 2007, : 215 - 222
  • [40] Error Resilient Sleep Convention Logic Asynchronous Circuit Design
    Datta, Mithun
    Bodoh, Alexander
    Sakib, Ashiq A.
    2023 21ST IEEE INTERREGIONAL NEWCAS CONFERENCE, NEWCAS, 2023,