Evolution of NULL Convention Logic Based Asynchronous Paradigm: An Overview and Outlook

被引:5
|
作者
Khodosevych, Danylo [1 ]
Sakib, Ashiq A. [1 ]
机构
[1] Florida Polytech Univ, Dept Elect & Comp Engn, Lakeland, FL 33805 USA
关键词
Logic gates; Optimization; Registers; Clocks; Delays; Wires; Testing; Asynchronous circuits; design automation; logic optimization; null convention logic; testing; verification; DESIGN; VERIFICATION; AUTOMATION;
D O I
10.1109/ACCESS.2022.3194028
中图分类号
TP [自动化技术、计算机技术];
学科分类号
0812 ;
摘要
The synchronous design paradigm dominates today's semiconductor industry. However, this clocked approach is facing major challenges with today's high-speed, low-power design expectations, using processes with ever-increasing physical level variability. Several clock related issues surface in designs operating at higher frequencies, which make clock management increasingly difficult. Quasi-delay insensitive (QDI) asynchronous (clockless) designs have proved to be effective in circumventing the major limiting factors associated with the clocked designs. NULL Convention Logic (NCL) is one such QDI asynchronous design paradigm, which presents itself as a promising alternative to conventional synchronous circuits and has already found numerous commercial applications due to its low power, robust architecture, and ease of design reuse. This paper presents the evolution of NCL based asynchronous paradigm over the past two decades, primarily focusing on existing fundamental research in NCL design automation, spanning over NCL synthesis, optimization, testing, and verification. The methods are systematically analyzed to determine their limitations and future research directions.
引用
收藏
页码:78650 / 78666
页数:17
相关论文
共 50 条
  • [21] A Scalable Formal Framework for the Verification and Vulnerability Analysis of Redundancy-Based Error-Resilient Null Convention Logic Asynchronous Circuits
    Mazumder, Dipayan
    Datta, Mithun
    Bodoh, Alexander C.
    Sakib, Ashiq A.
    JOURNAL OF LOW POWER ELECTRONICS AND APPLICATIONS, 2024, 14 (01)
  • [22] Asynchronous Register Less NULL Convention Logic (RL-NCL) Pipeline Architectures Using Basic Gates
    Duarte, Gabriel C.
    Oliveira, Duarte L.
    MEMORIA INVESTIGACIONES EN INGENIERIA, 2022, (23): : 75 - 87
  • [23] Asynchronous Interleaved Scan Architecture for On-line Built-in Self-test of Null Convention Logic
    Nemati, Nastaran
    Reed, Mark C.
    Fant, Karl
    Beckett, Paul
    2016 IEEE INTERNATIONAL SYMPOSIUM ON CIRCUITS AND SYSTEMS (ISCAS), 2016, : 746 - 749
  • [24] Optimising Power-Performance in SOI-based Null Convention Logic
    Le Huy, Nguyen
    Beckett, Paul
    2022 INTERNATIONAL CONFERENCE ON IC DESIGN AND TECHNOLOGY (ICICDT), 2022, : 32 - 35
  • [25] A novel NULL Convention Logic (NCL) Gates Architecture based on Basic Gates
    Oliveira, Duarte L.
    Verducci, Orlando
    Faria, Lester A.
    Curtinhas, Tiago
    PROCEEDINGS OF THE 2017 IEEE XXIV INTERNATIONAL CONFERENCE ON ELECTRONICS, ELECTRICAL ENGINEERING AND COMPUTING (INTERCON), 2017,
  • [26] Equivalence Verification for NULL Convention Logic (NCL) Circuits
    Wijayasekara, Vidura M.
    Srinivasan, Sudarshan K.
    Smith, Scott C.
    2014 32ND IEEE INTERNATIONAL CONFERENCE ON COMPUTER DESIGN (ICCD), 2014, : 188 - 194
  • [27] Design and characterization of NULL convention arithmetic logic units
    Bandapati, Satish K.
    Smith, Scott C.
    MICROELECTRONIC ENGINEERING, 2007, 84 (02) : 280 - 287
  • [28] Design and characterization of NULL convention arithmetic logic units
    Bandapati, SK
    Smith, SC
    VLSI'03: PROCEEDINGS OF THE INTERNATIONAL CONFERENCE ON VLSI, 2003, : 178 - 184
  • [29] State-Holding Free NULL Convention Logic™
    Pons, Jean-Francois
    Brault, Jean-Jules
    Savaria, Yvon
    2012 IEEE 55TH INTERNATIONAL MIDWEST SYMPOSIUM ON CIRCUITS AND SYSTEMS (MWSCAS), 2012, : 322 - 325
  • [30] Testing of asynchronous null conventional logic (NCL) circuits
    Kakarla, Sindhu
    Al-Assadi, Waleed K.
    2008 IEEE REGION 5 CONFERENCE, 2008, : 267 - 272