Design of Low Power and Robust Asynchronous SRAM Generated Using AMC Involving SAHB Circuit with QDI Logic

被引:0
|
作者
Vinay B.K. [1 ]
Mala S.P. [1 ,2 ]
Panchami S.V. [1 ]
机构
[1] Department of Electronics and Communication, Vidyavardhaka College of Engineering, Mysuru
[2] Department of Electronics and Communication, Dayananda Sagar University, Bengaluru
关键词
AMC; Asynchronous Random Access memory (ASRAM); QDI; SAHB;
D O I
10.1007/s40031-024-01010-5
中图分类号
学科分类号
摘要
In the contemporary era, achieving enhanced performance in application-specific integrated circuit (ASIC) designs necessitates the development of memory circuits with minimal latency and reduced power consumption. Open-source memory compilers that support asynchronous chip design and offer flexibility for technology portability play a crucial role in facilitating academic research. This paper introduces an asynchronous memory compiler (AMC) framework designed to generate asynchronous static random access memory (SRAM) with a parameterizable layout independent of technology constraints. The framework adopts a pipelined memory bank architecture, incorporating split and merge control circuitry. Utilizing multi-threshold CMOS (MTCMOS) techniques, the memory compiler produces a low power 6 T SRAM circuit, effectively reducing leakage current. The inclusion of a low power sense amplifier half buffer (SAHB) circuit features a robust design employing quasi delay-insensitive (QDI) logic, contributing to minimizing power dissipation and enhancing tolerance to process, voltage, and temperature (PVT) variations. The outcomes of this work demonstrate an average power dissipation reduction of 64%, coupled with a 5% reduction in area requirements, achieved through the implementation of SAHB in 0.5 µm technology. © The Institution of Engineers (India) 2024.
引用
收藏
页码:1213 / 1221
页数:8
相关论文
共 50 条
  • [1] Sense Amplifier Half-Buffer (SAHB): A Low-Power High-Performance Asynchronous Logic QDI Cell Template
    Chong, Kwen-Siong
    Ho, Weng-Geng
    Lin, Tong
    Gwee, Bah-Hwee
    Chang, Joseph S.
    IEEE TRANSACTIONS ON VERY LARGE SCALE INTEGRATION (VLSI) SYSTEMS, 2017, 25 (02) : 402 - 415
  • [2] VLSI design and implementation of a low power microcontroller using asynchronous logic
    Yu, Ying
    Zhou, Lei
    Min, Hao
    Pan Tao Ti Hsueh Pao/Chinese Journal of Semiconductors, 2001, 22 (10): : 1346 - 1351
  • [3] Verification of asynchronous logic circuit design using process algebra
    Tokyo Inst of Technology, Tokyo, Japan
    Systems and Computers in Japan, 1997, 28 (08): : 33 - 43
  • [4] Design and Performance Analysis of SRAM Circuit Using Adiabatic Logic with FinFET
    Shamsuddoha, A. O. M.
    Islam, Md Khairul
    Biswas, Satyendra N.
    PROCEEDINGS OF INTERNATIONAL CONFERENCE ON ELECTRONICS, COMMUNICATIONS AND INFORMATION TECHNOLOGY 2021 (ICECIT 2021), 2021,
  • [5] New Data Encoding Method with a Multi-Value Logic for Low Power Asynchronous Circuit Design
    Choi, Eun-Ju
    Lee, Je-Hoon
    Cho, Kyoung-Rok
    ISMVL 2006: 36TH INTERNATIONAL SYMPOSIUM ON MULTIPLE-VALUED LOGIC, 2006, : 25 - +
  • [6] Low Power Asynchronous Circuit Design Methodology using a new Single Gate Sleep Convention Logic (SG-SCL)
    Lee, Jin Kyung
    Kim, Kyung Ki
    2017 IEEE 60TH INTERNATIONAL MIDWEST SYMPOSIUM ON CIRCUITS AND SYSTEMS (MWSCAS), 2017, : 317 - 320
  • [7] Design and Simulation of Low Power Dynamic Logic Circuit Using Footed Diode Domino Logic
    Kumar, Sujeet
    Singhal, Sanchit
    Pandey, Amit Kumar
    Nagaria, R. K.
    2013 STUDENTS CONFERENCE ON ENGINEERING AND SYSTEMS (SCES): INSPIRING ENGINEERING AND SYSTEMS FOR SUSTAINABLE DEVELOPMENT, 2013,
  • [8] A CMOS adiabatic logic for low power circuit design
    Song, HS
    Kang, JK
    PROCEEDINGS OF 2004 IEEE ASIA-PACIFIC CONFERENCE ON ADVANCED SYSTEM INTEGRATED CIRCUITS, 2004, : 348 - 351
  • [9] Design of a novel read and write assisted circuit in low power SRAM
    Guo C.
    Hao X.
    Chen F.
    Beijing Hangkong Hangtian Daxue Xuebao/Journal of Beijing University of Aeronautics and Astronautics, 2020, 46 (08): : 1618 - 1624
  • [10] Low power dynamic logic circuit design using a pseudo dynamic buffer
    Tang, Fang
    Bermak, Amine
    Gu, Zhouye
    INTEGRATION-THE VLSI JOURNAL, 2012, 45 (04) : 395 - 404