Design of Low Power and Robust Asynchronous SRAM Generated Using AMC Involving SAHB Circuit with QDI Logic

被引:0
|
作者
Vinay B.K. [1 ]
Mala S.P. [1 ,2 ]
Panchami S.V. [1 ]
机构
[1] Department of Electronics and Communication, Vidyavardhaka College of Engineering, Mysuru
[2] Department of Electronics and Communication, Dayananda Sagar University, Bengaluru
关键词
AMC; Asynchronous Random Access memory (ASRAM); QDI; SAHB;
D O I
10.1007/s40031-024-01010-5
中图分类号
学科分类号
摘要
In the contemporary era, achieving enhanced performance in application-specific integrated circuit (ASIC) designs necessitates the development of memory circuits with minimal latency and reduced power consumption. Open-source memory compilers that support asynchronous chip design and offer flexibility for technology portability play a crucial role in facilitating academic research. This paper introduces an asynchronous memory compiler (AMC) framework designed to generate asynchronous static random access memory (SRAM) with a parameterizable layout independent of technology constraints. The framework adopts a pipelined memory bank architecture, incorporating split and merge control circuitry. Utilizing multi-threshold CMOS (MTCMOS) techniques, the memory compiler produces a low power 6 T SRAM circuit, effectively reducing leakage current. The inclusion of a low power sense amplifier half buffer (SAHB) circuit features a robust design employing quasi delay-insensitive (QDI) logic, contributing to minimizing power dissipation and enhancing tolerance to process, voltage, and temperature (PVT) variations. The outcomes of this work demonstrate an average power dissipation reduction of 64%, coupled with a 5% reduction in area requirements, achieved through the implementation of SAHB in 0.5 µm technology. © The Institution of Engineers (India) 2024.
引用
收藏
页码:1213 / 1221
页数:8
相关论文
共 50 条
  • [31] Multi-Threshold Asynchronous Circuit Design for Ultra-Low Power
    Bailey, Andrew
    Al Zahrani, Ahmad
    Fu, Guoyuan
    Di, Jia
    Smith, Scott
    JOURNAL OF LOW POWER ELECTRONICS, 2008, 4 (03) : 337 - 348
  • [32] Low Power Null Convention Logic Circuit Design Based on DCVSL
    Lee, Ho Joon
    Kim, Yong-Bin
    2013 IEEE 56TH INTERNATIONAL MIDWEST SYMPOSIUM ON CIRCUITS AND SYSTEMS (MWSCAS), 2013, : 29 - 32
  • [33] Design of Low Power Comparator Circuit Based on Reversible Logic Technology
    Shukla, H. P.
    Rao, A. G.
    Mall, Pallavi
    2013 1ST INTERNATIONAL CONFERENCE ON EMERGING TRENDS AND APPLICATIONS IN COMPUTER SCIENCE (ICETACS), 2013, : 6 - 11
  • [34] Design of Low Power and High Speed VLSI Domino Logic Circuit
    Praveen, J.
    Aishwarya, Aishwarya
    Naik, Jagadish Venkatraman
    Kshithija
    Biradar, Mahesh
    PROCEEDINGS OF THE 2018 4TH INTERNATIONAL CONFERENCE ON APPLIED AND THEORETICAL COMPUTING AND COMMUNICATION TECHNOLOGY (ICATCCT - 2018), 2018, : 125 - 130
  • [35] Design of asynchronous circuit primitives using MOS current-mode logic (MCML)
    Kwan, TW
    Shams, M
    16TH INTERNATIONAL CONFERENCE ON MICROELECTRONICS, PROCEEDINGS, 2004, : 170 - 173
  • [36] Design and Analysis of Sram Cells for Power Reduction Using Low Power Techniques
    Rukkumani, V.
    Saravanakumar, M.
    Srinivasan, K.
    PROCEEDINGS OF THE 2016 IEEE REGION 10 CONFERENCE (TENCON), 2016, : 3058 - 3062
  • [37] Predictable, Low-power Arithmetic Logic Unit for the 8051 Microcontroller using Asynchronous Logic
    Mc Carthy, D.
    Zeinolabedini, N.
    Chen, J.
    Popovici, E.
    2014 29TH INTERNATIONAL CONFERENCE ON MICROELECTRONICS PROCEEDINGS - MIEL 2014, 2014, : 409 - 412
  • [38] Design and Implementation of Low Power High Speed Robust 10T SRAM
    Radhika, K.
    Babu, Y. Murali Mohan
    Mishra, Suman
    2021 INTERNATIONAL CONFERENCE ON EMERGING SMART COMPUTING AND INFORMATICS (ESCI), 2021, : 674 - 677
  • [39] Low-power globally asynchronous locally synchronous design using self-timed circuit technology
    Jou, SJ
    Chuang, IY
    ISCAS '97 - PROCEEDINGS OF 1997 IEEE INTERNATIONAL SYMPOSIUM ON CIRCUITS AND SYSTEMS, VOLS I - IV: CIRCUITS AND SYSTEMS IN THE INFORMATION AGE, 1997, : 1808 - 1811
  • [40] Low Power Sub-Threshold Asynchronous QDI Static Logic Transistor-level Implementation (SLTI) 32-Bit ALU
    Ho, Weng-Geng
    Chong, Kwen-Siong
    Gwee, Bah-Hwee
    Chang, Joseph S.
    2013 IEEE INTERNATIONAL SYMPOSIUM ON CIRCUITS AND SYSTEMS (ISCAS), 2013, : 353 - 356