Design of Low Power and Robust Asynchronous SRAM Generated Using AMC Involving SAHB Circuit with QDI Logic

被引:0
|
作者
Vinay B.K. [1 ]
Mala S.P. [1 ,2 ]
Panchami S.V. [1 ]
机构
[1] Department of Electronics and Communication, Vidyavardhaka College of Engineering, Mysuru
[2] Department of Electronics and Communication, Dayananda Sagar University, Bengaluru
关键词
AMC; Asynchronous Random Access memory (ASRAM); QDI; SAHB;
D O I
10.1007/s40031-024-01010-5
中图分类号
学科分类号
摘要
In the contemporary era, achieving enhanced performance in application-specific integrated circuit (ASIC) designs necessitates the development of memory circuits with minimal latency and reduced power consumption. Open-source memory compilers that support asynchronous chip design and offer flexibility for technology portability play a crucial role in facilitating academic research. This paper introduces an asynchronous memory compiler (AMC) framework designed to generate asynchronous static random access memory (SRAM) with a parameterizable layout independent of technology constraints. The framework adopts a pipelined memory bank architecture, incorporating split and merge control circuitry. Utilizing multi-threshold CMOS (MTCMOS) techniques, the memory compiler produces a low power 6 T SRAM circuit, effectively reducing leakage current. The inclusion of a low power sense amplifier half buffer (SAHB) circuit features a robust design employing quasi delay-insensitive (QDI) logic, contributing to minimizing power dissipation and enhancing tolerance to process, voltage, and temperature (PVT) variations. The outcomes of this work demonstrate an average power dissipation reduction of 64%, coupled with a 5% reduction in area requirements, achieved through the implementation of SAHB in 0.5 µm technology. © The Institution of Engineers (India) 2024.
引用
收藏
页码:1213 / 1221
页数:8
相关论文
共 50 条
  • [21] Ultra low power circuit design based on Adiabatic Logic
    Sun, Chi-Chia
    Wang, Cheng-Chih
    Sheu, Ming-Hwa
    2014 TENTH INTERNATIONAL CONFERENCE ON INTELLIGENT INFORMATION HIDING AND MULTIMEDIA SIGNAL PROCESSING (IIH-MSP 2014), 2014, : 317 - 320
  • [22] Design of the Approved Low Power Energy Recovery Logic Circuit
    Shi, Jianying
    Li, Huiya
    Xu, Yanbin
    NANOTECHNOLOGY AND PRECISION ENGINEERING, PTS 1 AND 2, 2013, 662 : 851 - +
  • [23] A novel low-power logic circuit design scheme
    Starzyk, Janusz A.
    He, Haibo
    IEEE TRANSACTIONS ON CIRCUITS AND SYSTEMS II-EXPRESS BRIEFS, 2007, 54 (02) : 176 - 180
  • [24] Silicon On Insulator Null Convention Logic based asynchronous circuit design for high performance low power digital systems
    Nguyen Le Huy
    Holland, Anthony S.
    Beckett, Paul
    PROCEEDINGS OF 2018 2ND INTERNATIONAL CONFERENCE ON RECENT ADVANCES IN SIGNAL PROCESSING, TELECOMMUNICATIONS & COMPUTING (SIGTELCOM 2018), 2018, : 111 - 115
  • [25] Robust Low Power Embedded SRAM: From System Considerations to Cell Design
    Doorn, Toby
    Salters, Roelof
    JOURNAL OF LOW POWER ELECTRONICS, 2010, 6 (01) : 161 - 172
  • [26] Robust fuzzy SRAM for accurate and ultra-low-power MVL and fuzzy logic applications
    Moonesan, M.
    Mirzaee, R. Faghih
    Daliri, M. Sam
    Navi, K.
    ELECTRONICS LETTERS, 2016, 52 (25) : 2032 - 2033
  • [27] Low power SRAM design using charge sharing technique
    Ming, G
    Jun, Y
    Jun, X
    2005 6th International Conference on ASIC Proceedings, Books 1 and 2, 2005, : 102 - 105
  • [28] Design of low leakage power SRAM using Multithreshold technique
    Subramanyam, J. B. V.
    Basha, Syed S.
    PROCEEDINGS OF THE 10TH INTERNATIONAL CONFERENCE ON INTELLIGENT SYSTEMS AND CONTROL (ISCO'16), 2016,
  • [29] Design of SRAM Cell using FinFET for Low Power Applications
    Vajeer, Shruthi
    Vallab, Lavanya
    Yada, Pravalika
    Vallem, Sharmila
    2024 7TH INTERNATIONAL CONFERENCE ON DEVICES, CIRCUITS AND SYSTEMS, ICDCS 2024, 2024, : 243 - 247
  • [30] Design of Low Power Asynchronous Pipelined Systems with Input Change Detection Circuit
    Santhi, M.
    Lakshminarayanan, G.
    Balakrishna, C.
    Tungala, Sowjanya
    PROCEEDINGS OF THE INTERNATIONAL CONFERENCE ON CONTROL AUTOMATION, COMMUNICATION AND ENERGY CONSERVATION INCACEC 2009 VOLUME II, 2009, : 591 - 595