Design of Low Power Asynchronous Pipelined Systems with Input Change Detection Circuit

被引:0
|
作者
Santhi, M. [1 ]
Lakshminarayanan, G. [1 ]
Balakrishna, C. [1 ]
Tungala, Sowjanya [1 ]
机构
[1] Natl Inst Technol, Dept Elect & Commun Engn, Tiruchirappalli, Tamil Nadu, India
关键词
Asynchronous pipelining; Low power; Braun array multiplier; Input Change Detection Circuit; FPGA;
D O I
暂无
中图分类号
TP [自动化技术、计算机技术];
学科分类号
0812 ;
摘要
In this paper, a novel technique, Input Change Detection (ICD) Circuit is proposed to reduce the dynamic power consumption of the Asynchronous Pipelined Systems with Bundled-Data Protocol. For every operand, a request pulse is given to the asynchronous pipelined system to process the operands, immaterial of whether the successive operands are same or different. This increases the dynamic power consumption of the system. Because, when the successive operands are same, the system need not be operated and the required result is obtained by holding the previous output. Based on this finding, the proposed ICD technique issues the request pulse only when the successive operands are different. If the successive operands are same, the system will not process the inputs but holds the previous output, hence reduces the dynamic power consumption. This technique is exploited in the 3x3 and 8x8 Braun array multipliers implemented on Alters Stratix II EP2S60F1020C4 FPGA and the results are compared with that of the asynchronous pipelined multipliers without ICD technique. For an input data stream with repeated operands, the dynamic power dissipation of the Braun array multipliers with the proposed technique is reduced approximately by 50% compared to that of the same without ICD. The area taken by the ICD circuit on 3x3 Braun array multiplier is 35% but on 8x8 Braun array multiplier, it is 10%. Hence the area of the ICD circuit is not linearly increasing with the complexity of the operation performed by the circuit. The technique proposed in this paper is also applicable for ASICs and FPGAs from other vendors.
引用
收藏
页码:591 / 595
页数:5
相关论文
共 50 条
  • [1] Bit-Wise MTNCL: An Ultra-Low Power Bit-Wise Pipelined Asynchronous Circuit Design Methodology
    Zhou, Liang
    Smith, Scott C.
    Di, Jia
    53RD IEEE INTERNATIONAL MIDWEST SYMPOSIUM ON CIRCUITS AND SYSTEMS, 2010, : 217 - 220
  • [2] Low-Voltage Low-Power Pipelined Input Subsampled Replica Algorithmic Noise-Tolerant Motion Estimation Circuit Design
    Wey, I-Chyn
    Lin, Zhe-Yu
    Tian, Yu-Jie
    Yu, Sheng-Hong
    Lin, Pin-Si
    PROCEEDINGS OF THE 2ND INTERNATIONAL SYMPOSIUM ON COMPUTER, COMMUNICATION, CONTROL AND AUTOMATION, 2013, 68 : 22 - 25
  • [3] Low power asynchronous circuit back-end design flow
    Ghavami, Behnam
    Pedram, Hossein
    MICROELECTRONICS JOURNAL, 2011, 42 (02) : 462 - 471
  • [4] Input synchronization in low power CMOS arithmetic circuit design
    Fabian, CA
    Ercegovac, MD
    THIRTIETH ASILOMAR CONFERENCE ON SIGNALS, SYSTEMS & COMPUTERS, VOLS 1 AND 2, 1997, : 172 - 176
  • [5] Multi-Threshold Asynchronous Circuit Design for Ultra-Low Power
    Bailey, Andrew
    Al Zahrani, Ahmad
    Fu, Guoyuan
    Di, Jia
    Smith, Scott
    JOURNAL OF LOW POWER ELECTRONICS, 2008, 4 (03) : 337 - 348
  • [6] Design and implementation of low power Advanced Encryption Standard cryptocore utilizing dynamic pipelined asynchronous model
    Selvapriya, E. S.
    Suganthi, L.
    INTEGRATION-THE VLSI JOURNAL, 2023, 93
  • [7] Silicon On Insulator Null Convention Logic based asynchronous circuit design for high performance low power digital systems
    Nguyen Le Huy
    Holland, Anthony S.
    Beckett, Paul
    PROCEEDINGS OF 2018 2ND INTERNATIONAL CONFERENCE ON RECENT ADVANCES IN SIGNAL PROCESSING, TELECOMMUNICATIONS & COMPUTING (SIGTELCOM 2018), 2018, : 111 - 115
  • [8] The design of a low power asynchronous multiplier
    Liu, YJ
    Furber, S
    ISLPED '04: PROCEEDINGS OF THE 2004 INTERNATIONAL SYMPOSIUM ON LOW POWER ELECTRONICS AND DESIGN, 2004, : 301 - 306
  • [9] Asynchronous design and the pursuit of low power
    Athas, B
    SEVENTH INTERNATIONAL SYMPOSIUM ON ASYNCHRONOUS CIRCUITS AND SYSTEMS, PROCEEDINGS, 2001, : 2 - 2
  • [10] Synthesis of reactive systems: Application to asynchronous circuit design
    Carmona, J
    Cortadella, J
    Pastor, E
    CONCURRENCY AND HARDWARE DESIGN: ADVANCED IN PETRI NETS, 2002, 2549 : 108 - 151