Design of Low Power Asynchronous Pipelined Systems with Input Change Detection Circuit

被引:0
|
作者
Santhi, M. [1 ]
Lakshminarayanan, G. [1 ]
Balakrishna, C. [1 ]
Tungala, Sowjanya [1 ]
机构
[1] Natl Inst Technol, Dept Elect & Commun Engn, Tiruchirappalli, Tamil Nadu, India
关键词
Asynchronous pipelining; Low power; Braun array multiplier; Input Change Detection Circuit; FPGA;
D O I
暂无
中图分类号
TP [自动化技术、计算机技术];
学科分类号
0812 ;
摘要
In this paper, a novel technique, Input Change Detection (ICD) Circuit is proposed to reduce the dynamic power consumption of the Asynchronous Pipelined Systems with Bundled-Data Protocol. For every operand, a request pulse is given to the asynchronous pipelined system to process the operands, immaterial of whether the successive operands are same or different. This increases the dynamic power consumption of the system. Because, when the successive operands are same, the system need not be operated and the required result is obtained by holding the previous output. Based on this finding, the proposed ICD technique issues the request pulse only when the successive operands are different. If the successive operands are same, the system will not process the inputs but holds the previous output, hence reduces the dynamic power consumption. This technique is exploited in the 3x3 and 8x8 Braun array multipliers implemented on Alters Stratix II EP2S60F1020C4 FPGA and the results are compared with that of the asynchronous pipelined multipliers without ICD technique. For an input data stream with repeated operands, the dynamic power dissipation of the Braun array multipliers with the proposed technique is reduced approximately by 50% compared to that of the same without ICD. The area taken by the ICD circuit on 3x3 Braun array multiplier is 35% but on 8x8 Braun array multiplier, it is 10%. Hence the area of the ICD circuit is not linearly increasing with the complexity of the operation performed by the circuit. The technique proposed in this paper is also applicable for ASICs and FPGAs from other vendors.
引用
收藏
页码:591 / 595
页数:5
相关论文
共 50 条
  • [11] Low-Power Pipelined MIPS Processor Design
    Gautham, P.
    Parthasarathy, R.
    Balasubramanian, Karthi
    PROCEEDINGS OF THE 2009 12TH INTERNATIONAL SYMPOSIUM ON INTEGRATED CIRCUITS (ISIC 2009), 2009, : 232 - 235
  • [12] Low Power Design of Pipelined ADC for Power Line Baseband Communication
    陈洋
    Xuejing Liu
    Mengmeng Fang
    Pingfen Lin
    电子世界, 2013, (04) : 98 - 100
  • [13] Low Power Design of Asynchronous SAR ADC
    Ashraf, Ayash
    Ashraf, Shazia
    Rizvi, Navaid Zafar
    Dar, Shakeel Ahmad
    2016 INTERNATIONAL CONFERENCE ON ELECTRICAL, ELECTRONICS, AND OPTIMIZATION TECHNIQUES (ICEEOT), 2016, : 4214 - 4219
  • [14] Design and implementation of low-power asynchronous
    Ma, Yi-Di
    Hou, Jian-Jun
    Ma, Yuan-Yuan
    Beijing Jiaotong Daxue Xuebao/Journal of Beijing Jiaotong University, 2006, 30 (02): : 61 - 64
  • [15] Low Power and Energy Efficient Asynchronous Design
    Beerer, Peter A.
    Roncken, Marly E.
    JOURNAL OF LOW POWER ELECTRONICS, 2007, 3 (03) : 234 - 253
  • [16] New Data Encoding Method with a Multi-Value Logic for Low Power Asynchronous Circuit Design
    Choi, Eun-Ju
    Lee, Je-Hoon
    Cho, Kyoung-Rok
    ISMVL 2006: 36TH INTERNATIONAL SYMPOSIUM ON MULTIPLE-VALUED LOGIC, 2006, : 25 - +
  • [17] Charge pump circuit design for a low input voltage
    Yeo, Sung-Dae
    Jang, Young-Jin
    Lee, Kyoung-Kun
    Kim, Seong-Jong
    Kim, Seong-Kweon
    International Journal of Control and Automation, 2014, 7 (05): : 259 - 268
  • [18] Ultra Low Power Circuit Design
    Rani, N. Geetha
    Reddy, P. Chandrasekhar
    MATERIALS TODAY-PROCEEDINGS, 2015, 2 (09) : 4468 - 4473
  • [19] Low Power Design of XOR Circuit
    Harutyunyan, Stepan
    Safaryan, Karo
    Aslikyan, Fadey
    Melikyan, Shavarsh
    Musayelyan, Ruben
    2019 IEEE 39TH INTERNATIONAL CONFERENCE ON ELECTRONICS AND NANOTECHNOLOGY (ELNANO), 2019, : 38 - 41
  • [20] Low power digital circuit design
    Sakurai, T
    ESSCIRC 2004: PROCEEDINGS OF THE 30TH EUROPEAN SOLID-STATE CIRCUITS CONFERENCE, 2004, : 11 - 18