Design of Low Power Asynchronous Pipelined Systems with Input Change Detection Circuit

被引:0
|
作者
Santhi, M. [1 ]
Lakshminarayanan, G. [1 ]
Balakrishna, C. [1 ]
Tungala, Sowjanya [1 ]
机构
[1] Natl Inst Technol, Dept Elect & Commun Engn, Tiruchirappalli, Tamil Nadu, India
关键词
Asynchronous pipelining; Low power; Braun array multiplier; Input Change Detection Circuit; FPGA;
D O I
暂无
中图分类号
TP [自动化技术、计算机技术];
学科分类号
0812 ;
摘要
In this paper, a novel technique, Input Change Detection (ICD) Circuit is proposed to reduce the dynamic power consumption of the Asynchronous Pipelined Systems with Bundled-Data Protocol. For every operand, a request pulse is given to the asynchronous pipelined system to process the operands, immaterial of whether the successive operands are same or different. This increases the dynamic power consumption of the system. Because, when the successive operands are same, the system need not be operated and the required result is obtained by holding the previous output. Based on this finding, the proposed ICD technique issues the request pulse only when the successive operands are different. If the successive operands are same, the system will not process the inputs but holds the previous output, hence reduces the dynamic power consumption. This technique is exploited in the 3x3 and 8x8 Braun array multipliers implemented on Alters Stratix II EP2S60F1020C4 FPGA and the results are compared with that of the asynchronous pipelined multipliers without ICD technique. For an input data stream with repeated operands, the dynamic power dissipation of the Braun array multipliers with the proposed technique is reduced approximately by 50% compared to that of the same without ICD. The area taken by the ICD circuit on 3x3 Braun array multiplier is 35% but on 8x8 Braun array multiplier, it is 10%. Hence the area of the ICD circuit is not linearly increasing with the complexity of the operation performed by the circuit. The technique proposed in this paper is also applicable for ASICs and FPGAs from other vendors.
引用
收藏
页码:591 / 595
页数:5
相关论文
共 50 条
  • [31] Low power design of asynchronous datapath for LDPC decoder
    Jiang, Xiao-Bo
    Ye, De-Sheng
    Wu, Wen-Tao
    Xu, Xiang-Min
    Tien Tzu Hsueh Pao/Acta Electronica Sinica, 2013, 41 (04): : 685 - 689
  • [32] A Low Power UART Design Based on Asynchronous Techniques
    Bhadra, Dipanjan
    Vij, Vikas S.
    Stevens, Kenneth S.
    2013 IEEE 56TH INTERNATIONAL MIDWEST SYMPOSIUM ON CIRCUITS AND SYSTEMS (MWSCAS), 2013, : 21 - 24
  • [33] Design of asynchronous pipelines for low-power microprocessor
    Shi, Wei
    Wang, You-Rui
    Chen, Fang-Yuan
    Ren, Hong-Guang
    Lu, Hong-Yi
    Wang, Zhi-Ying
    Guofang Keji Daxue Xuebao/Journal of National University of Defense Technology, 2009, 31 (05): : 33 - 37
  • [34] Low Power Design of Asynchronous Datapath for LDPC Decoder
    Jiang, XiaoBo
    Ye, DeSheng
    Li, HongYuan
    Wu, WenTao
    Xu, XiangMin
    IEICE TRANSACTIONS ON FUNDAMENTALS OF ELECTRONICS COMMUNICATIONS AND COMPUTER SCIENCES, 2013, E96A (09) : 1857 - 1863
  • [35] Design and VLSI implemetation of an asynchronous low power microcontroller
    Yu, Y
    Zhou, L
    Min, H
    2001 4TH INTERNATIONAL CONFERENCE ON ASIC PROCEEDINGS, 2001, : 797 - 799
  • [36] Design of Low Power and Robust Asynchronous SRAM Generated Using AMC Involving SAHB Circuit with QDI Logic
    Vinay B.K.
    Mala S.P.
    Panchami S.V.
    Journal of The Institution of Engineers (India): Series B, 2024, 105 (05) : 1213 - 1221
  • [37] Low-power globally asynchronous locally synchronous design using self-timed circuit technology
    Jou, SJ
    Chuang, IY
    ISCAS '97 - PROCEEDINGS OF 1997 IEEE INTERNATIONAL SYMPOSIUM ON CIRCUITS AND SYSTEMS, VOLS I - IV: CIRCUITS AND SYSTEMS IN THE INFORMATION AGE, 1997, : 1808 - 1811
  • [38] Asynchronous data communication with low power for GALS systems
    Zhuang, SX
    Li, WD
    Carlsson, J
    Palmkvist, K
    Wanhammar, L
    ICES 2002: 9TH IEEE INTERNATIONAL CONFERENCE ON ELECTRONICS, CIRCUITS AND SYSTEMS, VOLS I-111, CONFERENCE PROCEEDINGS, 2002, : 753 - 756
  • [39] A Low EMI Circuit Design with Asynchronous Multi-Frequency Clocking
    Lee, Jeong-Gun
    IEICE TRANSACTIONS ON ELECTRONICS, 2014, E97C (12): : 1158 - 1161
  • [40] A Low Power Sample-and-Hold Circuit with Improved Dynamic Bias for Pipelined ADC
    Zhou, Xiaodan
    Li, Zehao
    Wang, Yujie
    Zhou, Xiong
    Yang, Shiheng
    Liu, Jiaxin
    Li, Qiang
    2021 IEEE ASIA PACIFIC CONFERENCE ON CIRCUITS AND SYSTEMS (APCCAS 2021) & 2021 IEEE CONFERENCE ON POSTGRADUATE RESEARCH IN MICROELECTRONICS AND ELECTRONICS (PRIMEASIA 2021), 2021, : 189 - 192