Low Power Asynchronous Circuit Design Methodology using a new Single Gate Sleep Convention Logic (SG-SCL)

被引:0
|
作者
Lee, Jin Kyung [1 ]
Kim, Kyung Ki [1 ]
机构
[1] Daegu Univ, Dept Elect Engn, Geongsan, South Korea
基金
新加坡国家研究基金会;
关键词
power gating; sleep convention logic (SCL); NULL convention logic(NCL); asynchronous circuit;
D O I
暂无
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
This paper proposes an asynchronous circuit design methodology using a new Single Gate Sleep Convention Logic (SG-SCL) with advantages such as low area overhead, low power consumption compared with the conventional null convention logic (NCL) methodologies. The delay-insensitive NCL asynchronous circuits consist of dual-rail structures using {DATA0, DATA1, NULL} encoding which carry a significant area overhead by comparison with single-rail structures. The area overhead can lead to high power consumption. In this paper, the proposed single gate SCL deploys a power gating structure for a new {DATA, SLEEP} encoding to achieve low area overhead and low power consumption maintaining high performance during DATA cycle. 4x4 multipliers have been designed in a 45nm predictive technology using the proposed SG-SCL gates and pipeline structure and using the conventional MTNCL (Safe SECRII architecture), and they have been compared in terms of speed, power consumption, energy and size. The simulation results show that the proposed design reduces 60% energy, 54% leakage power and 25% area compared to the MTNCL (Safe SECRII architecture) design.
引用
收藏
页码:317 / 320
页数:4
相关论文
共 50 条
  • [21] Design of Ultra Low Power Asynchronous Domino Logic Pipeline Using Critical Data Path
    Nirmala, K.
    Babu, P. Prasanth
    Prasanth, K.
    Kumar, D. Maruthi
    EMERGING TRENDS IN ELECTRICAL, COMMUNICATIONS AND INFORMATION TECHNOLOGIES, 2017, 394 : 237 - 247
  • [22] Low-Power Sequential Circuit Using Single Phase Adiabatic Dynamic Logic
    Chanda, M.
    Dandapat, A.
    Rahaman, H.
    2009 4TH INTERNATIONAL CONFERENCE ON COMPUTERS AND DEVICES FOR COMMUNICATION (CODEC 2009), 2009, : 53 - +
  • [23] A New Power Gating Circuit Design Approach Using Double-Gate FDSOI
    Ashenafi, Emeshaw
    Chowdhury, Masud H.
    IEEE TRANSACTIONS ON CIRCUITS AND SYSTEMS II-EXPRESS BRIEFS, 2018, 65 (08) : 1074 - 1078
  • [24] A Power Efficient Binary Multiplier Circuit with Overflow Detection Using Single Spin Logic Circuit: Design and Implementation
    Ghosh, Ankush
    Sarkar, Souvik
    Chaudhuri, D. Ray
    Sarkar, Subir Kumar
    ADVANCED SCIENCE LETTERS, 2009, 2 (03) : 391 - 397
  • [25] Bit-Wise MTNCL: An Ultra-Low Power Bit-Wise Pipelined Asynchronous Circuit Design Methodology
    Zhou, Liang
    Smith, Scott C.
    Di, Jia
    53RD IEEE INTERNATIONAL MIDWEST SYMPOSIUM ON CIRCUITS AND SYSTEMS, 2010, : 217 - 220
  • [26] Power analysis attack resistable hardware cryptographical circuit design using reversible logic gate in quantum cellular automata
    Puspak Pain
    Kunal Das
    Arindam Sadhu
    Maitreyi Ray Kanjilal
    Debashis De
    Microsystem Technologies, 2022, 28 : 779 - 791
  • [27] Power analysis attack resistable hardware cryptographical circuit design using reversible logic gate in quantum cellular automata
    Pain, Puspak
    Das, Kunal
    Sadhu, Arindam
    Kanjilal, Maitreyi Ray
    De, Debashis
    MICROSYSTEM TECHNOLOGIES-MICRO-AND NANOSYSTEMS-INFORMATION STORAGE AND PROCESSING SYSTEMS, 2022, 28 (03): : 779 - 791
  • [28] Low-power globally asynchronous locally synchronous design using self-timed circuit technology
    Jou, SJ
    Chuang, IY
    ISCAS '97 - PROCEEDINGS OF 1997 IEEE INTERNATIONAL SYMPOSIUM ON CIRCUITS AND SYSTEMS, VOLS I - IV: CIRCUITS AND SYSTEMS IN THE INFORMATION AGE, 1997, : 1808 - 1811
  • [29] Design And Implementation Of Binary And Quaternary Low Power Selective Circuit Using Single Electron Transistor
    Raut, Vaishali
    Dakhole, P. K.
    2015 INTERNATIONAL CONFERENCE ON CONTROL, INSTRUMENTATION, COMMUNICATION AND COMPUTATIONAL TECHNOLOGIES (ICCICCT), 2015, : 121 - 126
  • [30] High speed Low power Multiple Bit Subtractor Circuit Design Using High performance domino Logic
    Sivasankari, S.
    Ajayan, J.
    Sivaranjani, D.
    2014 INTERNATIONAL CONFERENCE ON INFORMATION COMMUNICATION AND EMBEDDED SYSTEMS (ICICES), 2014,