Suppression of interfacial layer in high-K gate stack with crystalline high-K dielectric and AlN buffer layer structure

被引:5
|
作者
Wang, Wei-Cheng [1 ]
Tsai, Meng-Chen [1 ]
Lin, Yi-Ping [1 ]
Tsai, Yi-Jen [1 ]
Lin, Hsin-Chih [1 ]
Chen, Miin-Jang [1 ]
机构
[1] Natl Taiwan Univ, Dept Mat Sci & Engn, Taipei 106, Taiwan
关键词
Metal oxide semiconductor (MOS); Atomic layer deposition (ALD); Buffer layer; NH3; plasma; Zirconium dioxide (ZrO2); Aluminum nitride (AlN); TA2O5; THIN-FILMS; ELECTRICAL-PROPERTIES; THERMAL-STABILITY; LEAKAGE-CURRENT; AIN-SI; DEPOSITION; ALUMINUM; ZRO2; CAPACITANCE; AL2O3;
D O I
10.1016/j.matchemphys.2016.09.054
中图分类号
T [工业技术];
学科分类号
08 ;
摘要
The gate stack composed of a crystalline ZrO2 high-K dielectric and an AlN buffer layer treated with the remote NH3 plasma was proposed and developed. The AlN buffer layer was introduced between the crystalline ZrO2 and the Si substrate to suppress the low-K silicate interfacial layer, leading to a reduction in CET. The f(g) was also suppressed by the AlN buffer layer by three orders of magnitude. In addition, the decrease of At could be accomplished because of the hydrogen passivation from the remote NH3 plasma used for the AlN deposition. Moreover, the remote NH3 plasma treatment on the AlN buffer layer further reduces the CET, D-it, and J(g) due to deactivation of the nitrogen vacancies. Accordingly, a low CET (in accumulation region) of 1.21 nm, D-it (at mid gap) of 5.32 x 10(11) cm(-2) eV(-1), and J(g) (at flatband voltage-1V) of 1.09 x 10(-5) A/cm(2) were achieved in the crystalline ZrO2/AlN buffer gate stack treated with the remote NH3 plasma. The result indicated that the crystalline high-K dielectrics/AlN buffer layer is a promising gate stack to improve the sub-nanometer CET scaling. (C) 2016 Elsevier B.V. All rights reserved.
引用
收藏
页码:291 / 297
页数:7
相关论文
共 50 条
  • [41] Interfacial layer engineering using thulium silicate/germanate for high-k/metal gate MOSFETs
    Hellstrom, P. -E.
    Litta, E. Dentoni
    Ostling, M.
    SIGE, GE, AND RELATED COMPOUNDS 6: MATERIALS, PROCESSING, AND DEVICES, 2014, 64 (06): : 249 - 260
  • [42] Effect of interfacial layer on device performance of metal oxide thin-film transistor with a multilayer high-k gate stack
    Ruan, Dun-Bao
    Liu, Po-Tsun
    Chiu, Yu-Chuan
    Kuo, Po-Yi
    Yu, Min-Chin
    Kan, Kai-Zhi
    Chien, Ta-Chun
    Chen, Yi-Heng
    Sze, Simon M.
    THIN SOLID FILMS, 2018, 660 : 578 - 584
  • [43] Counter Dipole Layer Formation in Multilayer High-k Gate Stacks
    Hibino, Shinya
    Nishimura, Tomonori
    Nagashio, Kosuke
    Kita, Koji
    Toriumi, Akira
    JAPANESE JOURNAL OF APPLIED PHYSICS, 2012, 51 (08)
  • [44] High-K Gate Dielectrics Treated with in Situ Atomic Layer Bombardment
    Chang, Teng-Jan
    Lee, Wei-Hao
    Wang, Chin-, I
    Yi, Sheng-Han
    Yin, Yu-Tung
    Ling, Hsin-Chih
    Chen, Miin-Jang
    ACS APPLIED ELECTRONIC MATERIALS, 2019, 1 (07): : 1091 - 1098
  • [45] Silicon Interfacial Passivation Layer Chemistry for High-k/InP Interfaces
    Dong, Hong
    Cabrera, Wilfredo
    Qin, Xiaoye
    Brennan, Barry
    Zhernokletov, Dmitry
    Hinkle, Christopher L.
    Kim, Jiyoung
    Chabal, Yves J.
    Wallace, Robert M.
    ACS APPLIED MATERIALS & INTERFACES, 2014, 6 (10) : 7340 - 7345
  • [46] Organic thin film transistors with an organic/high-k inorganic bilayer gate dielectric layer
    Seol, Y. G.
    Lee, N. -E.
    Lee, S. S.
    Ahn, J. H.
    IMID/IDMC 2006: THE 6TH INTERNATIONAL MEETING ON INFORMATION DISPLAY/THE 5TH INTERNATIONAL DISPLAY MANUFACTURING CONFERENCE, DIGEST OF TECHNICAL PAPERS, 2006, : 1185 - 1188
  • [47] Interfacial layer-induced mobility degradation in high-k transistors
    Bersuker, G
    Barnett, J
    Moumen, N
    Foran, B
    Young, CD
    Lysaght, P
    Peterson, J
    Lee, BH
    Zeitzoff, PM
    Huff, HR
    JAPANESE JOURNAL OF APPLIED PHYSICS PART 1-REGULAR PAPERS BRIEF COMMUNICATIONS & REVIEW PAPERS, 2004, 43 (11B): : 7899 - 7902
  • [49] Mechanism of high-k dielectric-induced breakdown of the interfacial SiO2 layer
    Bersuker, G.
    Heh, D.
    Young, C. D.
    Morassi, L.
    Padovani, A.
    Larcher, L.
    Yew, K. S.
    Ong, Y. C.
    Ang, D. S.
    Pey, K. L.
    Taylor, W.
    2010 INTERNATIONAL RELIABILITY PHYSICS SYMPOSIUM, 2010, : 373 - 378
  • [50] Interfacial layer thickness dependence of the low-frequency noise in high-k dielectric MOSFETs
    Nam, Hyungdo
    Lee, Jungil
    Han, Ilki
    Yang, Haesuk
    IEEE NMDC 2006: IEEE NANOTECHNOLOGY MATERIALS AND DEVICES CONFERENCE 2006, PROCEEDINGS, 2006, : 516 - +