Suppression of interfacial layer in high-K gate stack with crystalline high-K dielectric and AlN buffer layer structure

被引:5
|
作者
Wang, Wei-Cheng [1 ]
Tsai, Meng-Chen [1 ]
Lin, Yi-Ping [1 ]
Tsai, Yi-Jen [1 ]
Lin, Hsin-Chih [1 ]
Chen, Miin-Jang [1 ]
机构
[1] Natl Taiwan Univ, Dept Mat Sci & Engn, Taipei 106, Taiwan
关键词
Metal oxide semiconductor (MOS); Atomic layer deposition (ALD); Buffer layer; NH3; plasma; Zirconium dioxide (ZrO2); Aluminum nitride (AlN); TA2O5; THIN-FILMS; ELECTRICAL-PROPERTIES; THERMAL-STABILITY; LEAKAGE-CURRENT; AIN-SI; DEPOSITION; ALUMINUM; ZRO2; CAPACITANCE; AL2O3;
D O I
10.1016/j.matchemphys.2016.09.054
中图分类号
T [工业技术];
学科分类号
08 ;
摘要
The gate stack composed of a crystalline ZrO2 high-K dielectric and an AlN buffer layer treated with the remote NH3 plasma was proposed and developed. The AlN buffer layer was introduced between the crystalline ZrO2 and the Si substrate to suppress the low-K silicate interfacial layer, leading to a reduction in CET. The f(g) was also suppressed by the AlN buffer layer by three orders of magnitude. In addition, the decrease of At could be accomplished because of the hydrogen passivation from the remote NH3 plasma used for the AlN deposition. Moreover, the remote NH3 plasma treatment on the AlN buffer layer further reduces the CET, D-it, and J(g) due to deactivation of the nitrogen vacancies. Accordingly, a low CET (in accumulation region) of 1.21 nm, D-it (at mid gap) of 5.32 x 10(11) cm(-2) eV(-1), and J(g) (at flatband voltage-1V) of 1.09 x 10(-5) A/cm(2) were achieved in the crystalline ZrO2/AlN buffer gate stack treated with the remote NH3 plasma. The result indicated that the crystalline high-K dielectrics/AlN buffer layer is a promising gate stack to improve the sub-nanometer CET scaling. (C) 2016 Elsevier B.V. All rights reserved.
引用
收藏
页码:291 / 297
页数:7
相关论文
共 50 条
  • [21] TDDB and BTI reliabilities of high-k stacked gate dielectrics - Impact of initial traps in high-k layer
    Okada, Kenji
    Ota, Hiroyuki
    Nabatame, Toshihide
    Toriumi, Akira
    2008 IEEE INTERNATIONAL CONFERENCE ON INTEGRATED CIRCUIT DESIGN AND TECHNOLOGY, PROCEEDINGS, 2008, : 87 - +
  • [22] Gate leakage properties of MOS devices with tri-layer high-k gate dielectric
    Chen, W. B.
    Xu, J. P.
    Lai, P. T.
    Li, Y. P.
    Xu, S. G.
    MICROELECTRONICS RELIABILITY, 2007, 47 (06) : 937 - 943
  • [23] Interfacial layer optimization of high-k/metal gate stacks for low temperature processing
    Linder, Barry P.
    Narayanan, Vijay
    Cartier, Eduard A.
    MICROELECTRONIC ENGINEERING, 2009, 86 (7-9) : 1632 - 1634
  • [24] Gate leakage properties of MOS devices with tri-layer high-k gate dielectric
    Chen, W. B.
    Xu, J. P.
    Lai, P. T.
    Li, Y. P.
    Xu, S. G.
    2005 IEEE CONFERENCE ON ELECTRON DEVICES AND SOLID-STATE CIRCUITS, PROCEEDINGS, 2005, : 695 - 698
  • [25] Pushing the high-k scalability limit with a superparaelectric gate layer
    Wang, Kun
    Liu, Chao
    Zhang, Yuan
    Lv, Fuyu
    Ouyang, Jun
    Huang, Houbing
    Yang, Rui-long
    Zhao, Yu-Yao
    Cheng, Hongbo
    Zhu, Hanfei
    Shi, Xiaoming
    Tian, Yun
    JOURNAL OF ADVANCED CERAMICS, 2024, 13 (04): : 539 - 547
  • [26] Structural and interfacial properties of high-k HfOxNy gate dielectric films
    He, G.
    Fang, Q.
    Zhang, L. D.
    MATERIALS SCIENCE IN SEMICONDUCTOR PROCESSING, 2006, 9 (06) : 870 - 875
  • [27] Interfacial layer dependence of High-K gate stack based Conventional trigate FinFET concerning analog/RF performance
    Tayal, Shubham
    Nandi, Ashutosh
    2018 4TH INTERNATIONAL CONFERENCE ON DEVICES, CIRCUITS AND SYSTEMS (ICDCS), 2018, : 305 - 308
  • [28] Identification of interfacial defects in high-k gate stack films by spectroscopic ellipsometry
    Price, J.
    Bersuker, G.
    Lysaght, P. S.
    JOURNAL OF VACUUM SCIENCE & TECHNOLOGY B, 2009, 27 (01): : 310 - 312
  • [29] Distinguishing interfacial hole traps in (110), (100) high-k gate stack
    Liu, Yueyang
    Jiang, Xiangwei
    Wang, Liwei
    En, Yunfei
    Wang, Runsheng
    2019 IEEE INTERNATIONAL RELIABILITY PHYSICS SYMPOSIUM (IRPS), 2019,
  • [30] Process optimization in atomic layer deposition of high-k oxides for advanced gate stack engineering
    Londergan, AR
    Ramanathan, S
    Vu, K
    Rassiga, S
    Hiznay, R
    Winkler, J
    Velasco, H
    Matthysse, L
    Seidel, TE
    Ang, CH
    Yu, HY
    Li, MF
    RAPID THERMAL AND OTHER SHORT-TIME PROCESSING TECHNOLOGIES III, PROCEEDINGS, 2002, 2002 (11): : 163 - 175