High throughput floating point exponential function implemented in FPGA

被引:17
|
作者
Malik, Peter [1 ]
机构
[1] Slovak Acad Sci, Inst Informat, Dubrayska Cesta 9, Bratislava 84507, Slovakia
关键词
D O I
10.1109/ISVLSI.2015.61
中图分类号
TP3 [计算技术、计算机技术];
学科分类号
0812 ;
摘要
Three new high throughput FPGA floating point implementations of the power series based exponential function algorithm are proposed. Evaluations of three exponential function algorithms suitable for hardware implementation are also presented. The hardware implementations use 32-bit floating point single precision. The proposed hardware implementation calculates the new exponential function result in every 11 clock cycles. The proposed hardware implementations are designed with high computation speed and throughput. They are oriented for high computation demanding applications with multiple exponential function computations.
引用
收藏
页码:97 / 100
页数:4
相关论文
共 50 条
  • [41] FLOATING POINT MICROPROCESSOR IMPLEMENTED AS OPTIONAL CO-PROCESSOR
    LOWENTHAL, R
    COMPUTER DESIGN, 1981, 20 (03): : 178 - &
  • [42] Very Low Power High-Frequency Floating Point FPGA PID Controller
    Dedania, Radhit
    Jun, Sang-Woo
    PROCEEDINGS OF THE 12TH INTERNATIONAL SYMPOSIUM ON HIGHLY EFFICIENT ACCELERATORS AND RECONFIGURABLE TECHNOLOGIES, HEART 2022, 2022, : 102 - 107
  • [43] High Throughput Dual-mode Reconfigurable Floating-point FFT Processor
    Wei Xing
    Huang Zhihong
    Yang Haigang
    JOURNAL OF ELECTRONICS & INFORMATION TECHNOLOGY, 2018, 40 (12) : 3042 - 3050
  • [44] FPGA accelerator for floating-point matrix multiplication
    Jovanovic, Z.
    Milutinovic, V.
    IET COMPUTERS AND DIGITAL TECHNIQUES, 2012, 6 (04): : 249 - 256
  • [45] A Fused Continuous Floating-Point MAC on FPGA
    Yuan, Min
    Xing, Qianjian
    Ma, Zhenguo
    Yu, Feng
    Xu, Yingke
    IEICE TRANSACTIONS ON FUNDAMENTALS OF ELECTRONICS COMMUNICATIONS AND COMPUTER SCIENCES, 2018, E101A (09): : 1594 - 1598
  • [46] Evaluation of a Floating-Point Intensive Kernel on FPGA
    Jin, Zheming
    Finkel, Hal
    Yoshii, Kazutomo
    Cappello, Franck
    EURO-PAR 2017: PARALLEL PROCESSING WORKSHOPS, 2018, 10659 : 664 - 675
  • [47] Efficient Implementation of Decimal Floating Point Adder in FPGA
    Huijing, Yang
    Fan, Yu
    Dandan, Han
    Telkomnika - Indonesian Journal of Electrical Engineering, 2013, 11 (10): : 5774 - 5781
  • [48] FPGA Implementation of a Custom Floating-Point Library
    Campos, Nelson
    Edirisinghe, Eran
    Fatima, Shaheen
    Chesnokov, Slava
    Lluis, Alexis
    INTELLIGENT SYSTEMS AND APPLICATIONS, VOL 2, 2023, 543 : 527 - 542
  • [49] A Survey on Design and Implementation of Floating Point Adder in FPGA
    Daoud, Luka
    Zydek, Dawid
    Selvaraj, Henry
    PROGRESS IN SYSTEMS ENGINEERING, 2015, 366 : 885 - 892
  • [50] Efficient Implementation of Floating-Point Reciprocator on FPGA
    Jaiswal, Manish Kumar
    Chandrachoodan, Nitin
    22ND INTERNATIONAL CONFERENCE ON VLSI DESIGN HELD JOINTLY WITH 8TH INTERNATIONAL CONFERENCE ON EMBEDDED SYSTEMS, PROCEEDINGS, 2009, : 267 - 271