High throughput floating point exponential function implemented in FPGA

被引:17
|
作者
Malik, Peter [1 ]
机构
[1] Slovak Acad Sci, Inst Informat, Dubrayska Cesta 9, Bratislava 84507, Slovakia
关键词
D O I
10.1109/ISVLSI.2015.61
中图分类号
TP3 [计算技术、计算机技术];
学科分类号
0812 ;
摘要
Three new high throughput FPGA floating point implementations of the power series based exponential function algorithm are proposed. Evaluations of three exponential function algorithms suitable for hardware implementation are also presented. The hardware implementations use 32-bit floating point single precision. The proposed hardware implementation calculates the new exponential function result in every 11 clock cycles. The proposed hardware implementations are designed with high computation speed and throughput. They are oriented for high computation demanding applications with multiple exponential function computations.
引用
收藏
页码:97 / 100
页数:4
相关论文
共 50 条
  • [21] Hardware Implementation of a High Speed Floating Point Multiplier Based on FPGA
    Gong Renxi
    Zhang Shangjun
    Zhang Hainan
    Meng Xiaobi
    Gong Wenying
    Xie Lingling
    Huang Yang
    ICCSSE 2009: PROCEEDINGS OF 2009 4TH INTERNATIONAL CONFERENCE ON COMPUTER SCIENCE & EDUCATION, 2009, : 1902 - +
  • [22] A Practical Measure of FPGA Floating Point Acceleration for High Performance Computing
    Cappello, John D.
    Strenski, Dave
    PROCEEDINGS OF THE 2013 IEEE 24TH INTERNATIONAL CONFERENCE ON APPLICATION-SPECIFIC SYSTEMS, ARCHITECTURES AND PROCESSORS (ASAP 13), 2013, : 160 - 167
  • [23] High Throughput Compression of Floating Point Numbers on Graphical Processing Units
    Padyana, Ajith
    Sudheer, C. D.
    Baruah, Pallav Kumar
    Srinivasan, Ashok
    2012 2ND IEEE INTERNATIONAL CONFERENCE ON PARALLEL, DISTRIBUTED AND GRID COMPUTING (PDGC), 2012, : 313 - 318
  • [24] High-throughput parallel DWT hardware architecture implemented on an FPGA-based platform
    Mohammed Shaaban Ibraheem
    Khalil Hachicha
    Syed Zahid Ahmed
    Laurent Lambert
    Patrick Garda
    Journal of Real-Time Image Processing, 2019, 16 : 2043 - 2057
  • [25] High-throughput parallel DWT hardware architecture implemented on an FPGA-based platform
    Ibraheem, Mohammed Shaaban
    Hachicha, Khalil
    Ahmed, Syed Zahid
    Lambert, Laurent
    Garda, Patrick
    JOURNAL OF REAL-TIME IMAGE PROCESSING, 2019, 16 (06) : 2043 - 2057
  • [26] TABLE-DRIVEN IMPLEMENTATION OF THE EXPONENTIAL FUNCTION IN IEEE FLOATING-POINT ARITHMETIC
    TANG, PTP
    ACM TRANSACTIONS ON MATHEMATICAL SOFTWARE, 1989, 15 (02): : 144 - 157
  • [27] Flexible Biometric Online Speaker-Verification System Implemented on FPGA Using Vector Floating-Point Units
    Canto-Navarro, Enrique
    Lopez-Garcia, Mariano
    Ramos-Lara, Rafael
    Sanchez-Reillo, Raul
    IEEE TRANSACTIONS ON VERY LARGE SCALE INTEGRATION (VLSI) SYSTEMS, 2015, 23 (11) : 2497 - 2507
  • [28] High-Radix Formats for Enhancing Floating-Point FPGA Implementations
    Villalba, Julio
    Hormigo, Javier
    CIRCUITS SYSTEMS AND SIGNAL PROCESSING, 2022, 41 (03) : 1683 - 1703
  • [29] High-Radix Formats for Enhancing Floating-Point FPGA Implementations
    Julio Villalba
    Javier Hormigo
    Circuits, Systems, and Signal Processing, 2022, 41 : 1683 - 1703
  • [30] High-Level Description and Synthesis of Floating-Point Accumulators on FPGA
    Daigneault, Marc-Andre
    David, Jean Pierre
    2013 IEEE 21ST ANNUAL INTERNATIONAL SYMPOSIUM ON FIELD-PROGRAMMABLE CUSTOM COMPUTING MACHINES (FCCM), 2013, : 206 - 209