Investigation of Sidewall High-k Interfacial Layer Effect in Gate-All-Around Structure

被引:25
|
作者
Ryu, Donghyun [1 ,2 ]
Kim, Munhyeon [1 ,2 ]
Yu, Junsu [1 ,2 ]
Kim, Sangwan [3 ]
Lee, Jong-Ho [1 ,2 ]
Park, Byung-Gook [1 ,2 ]
机构
[1] Seoul Natl Univ, Dept Elect & Comp Engn, Seoul 08826, South Korea
[2] Seoul Natl Univ, Interuniv Semicond Res Ctr, Seoul 08826, South Korea
[3] Ajou Univ, Dept Elect & Comp Engn, Suwon 16499, South Korea
关键词
Gate-all-around (GAA); gate-induced drain leakage (GIDL); gate-last process; high-k gate dielectric and metal gate (HKMG); nanosheet field-effect transistor (NSFET); structure optimization; HIGH-PERFORMANCE; OPTIMIZATION; MOSFETS; LEAKAGE;
D O I
10.1109/TED.2020.2975255
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
In this article, structure optimization of high-k interfacial layer (IL), depositedbetweenthe gate and the gate sidewall spacer, was performed in a 5-nm node nanosheet field-effect transistor (NSFET). High-k IL can be formed during the high-k gate dielectric andmetal gate (HKMG) with gate-last process. By optimizing the structure of thickness of high-k IL (T-hk) with gate length (LG), spacer length (Lext), and source/drain (S/D) length (LS/D), improved electrical performances were obtained. By optimizing T-hk with properly adjusted LG, Lext, and LS/D, highly saturated ON-/OFF-current ratio (ION/IOFF) was obtained with appropriate drain-induced barrier lowering (DIBL). Besides, reduced intrinsic gate delay (Cgg) properties and OFF-state leakage current were identified. In addition, the reason of increased OFF-state leakage, which can be shownwhenLext shrinkswith extending T-hk, was also investigated. Finally, the optimized electrical characteristics were obtained when T-hk is adjusted with LG and LS/D. The power was reduced about 27% with the same performance and 18% enhanced performancewas obtainedwhenT(hk) is optimized throughLG. On the contrary, reduced OFF-state leakage current and DIBL were confirmed in the case of optimization point with LS/D, which result in lower static power. Based on this comparison, optimization method and guideline for high-k IL was proposed.
引用
收藏
页码:1859 / 1863
页数:5
相关论文
共 50 条
  • [31] Investigation on Cylindrical Gate-All-Around (GAA) Tunnel FETS Scaling
    Kessi, M.
    Benfdila, A.
    Lakhlef, A.
    2017 IEEE 30TH INTERNATIONAL CONFERENCE ON MICROELECTRONICS (MIEL), 2017, : 199 - 202
  • [32] Effect of the interfacial SiO2 layer in high-k HfO2 gate stacks on NBTI
    Neugroschel, Arnost
    Bersuker, Gennadi
    Choi, Rino
    Lee, Byoung Hun
    IEEE TRANSACTIONS ON DEVICE AND MATERIALS RELIABILITY, 2008, 8 (01) : 47 - 61
  • [33] Impact of work-function variation on analog figures-of-merits for high-k/ metal-gate junctionless FinFET and gate-all-around nanowire MOSFET
    Lu, Wei-Feng
    Dai, Liang
    MICROELECTRONICS JOURNAL, 2019, 84 : 54 - 58
  • [34] Ultrathin Interfacial SiO2 Layer Process Research for High-k Gate Last Gate Stacks
    Wen, Zhenping
    Xiao, Tianjin
    Zhang, Hongwei
    Qui, Yuming
    Yu, Deqin
    Kang, Junlong
    Fang, Jingxun
    2015 China Semiconductor Technology International Conference, 2015,
  • [35] Simulation of Gate-All-Around Tunnel Field-Effect Transistor with an n-Doped Layer
    Lee, Dong Seup
    Yang, Hong-Seon
    Kang, Kwon-Chil
    Lee, Joung-Eob
    Lee, Jung Han
    Cho, Seongjae
    Park, Byung-Gook
    IEICE TRANSACTIONS ON ELECTRONICS, 2010, E93C (05) : 540 - 545
  • [36] Investigation of a Gate Stack Gate-All-Around Junctionless Nanowire Field-Effect Transistor for Oxygen Gas Sensing
    Rishu Chaujar
    Mekonnen Getnet Yirak
    Journal of Electronic Materials, 2024, 53 : 2191 - 2201
  • [37] Investigation of a Gate Stack Gate-All-Around Junctionless Nanowire Field-Effect Transistor for Oxygen Gas Sensing
    Chaujar, Rishu
    Yirak, Mekonnen Getnet
    JOURNAL OF ELECTRONIC MATERIALS, 2024, 53 (04) : 2191 - 2201
  • [38] High threshold voltage matching performance on gate-all-around MOSFET
    Cathignol, Augustin
    Cros, Antoine
    Harrison, Samuel
    Cerrutti, Robin
    Coronel, Philippe
    Pouydebasque, Arnaud
    Rochereau, Krysten
    Skotnicki, Thomas
    Ghibaudo, Gerard
    SOLID-STATE ELECTRONICS, 2007, 51 (11-12) : 1450 - 1457
  • [39] Interfacial layer engineering using thulium silicate/germanate for high-k/metal gate MOSFETs
    Hellstrom, P. -E.
    Litta, E. Dentoni
    Ostling, M.
    SIGE, GE, AND RELATED COMPOUNDS 6: MATERIALS, PROCESSING, AND DEVICES, 2014, 64 (06): : 249 - 260
  • [40] High threshold voltage matching performance on gate-all-around MOSFET
    Cathignol, Augustin
    Cros, Amtoine
    Harrison, Samuel
    Cerrutti, Robin
    Coronel, Philippe
    Pouydebasque, Arnaud
    ESSDERC 2006: PROCEEDINGS OF THE 36TH EUROPEAN SOLID-STATE DEVICE RESEARCH CONFERENCE, 2006, : 379 - +