VLSI analog multiplier/divider circuit

被引:0
|
作者
Wilamowski, BM [1 ]
机构
[1] Univ Wyoming, Dept Elect Engn, Laramie, WY 82071 USA
关键词
D O I
暂无
中图分类号
TP [自动化技术、计算机技术];
学科分类号
0812 ;
摘要
Intelligent systems require signal processing which can be done quickly and accurately. The commonly used digital approach has many advantages, but some disadvantages as well. Analog signal processing is in many cases much simpler, faster, and easier for performing parallel processing. In this paper a new accurate CMOS multiplier/divider circuit is presented. In contrary to previous solutions, which use the square law formula for MOS transistors operating in the strong inversion mode, the multiplier/divider circuits employ MOS transistor characteristics in the subthreshold conduction mode. It is shown that the circuit generates very accurate results. With some modification, the basic circuit can also be used as a four-quadrant multiplier, which may operate for both positive and negative input signals. The circuit itself may have many applications as multiplier, divider, signal squaring, square root calculations, frequency modulation, frequency doubling, etc. Most importantly it can be used for analog signal processing in many intelligent systems of industrial electronics.
引用
收藏
页码:493 / 496
页数:4
相关论文
共 50 条
  • [31] Analog vector quantization VLSI circuit
    Novaro, Andrea
    Rimassa, Luca
    Rovetta, Stefano
    Zunino, Rodolfo
    Alta Frequenza Rivista Di Elettronica, 1998, 10 (05): : 54 - 57
  • [32] VLSI Design of Analog Multiplier in Weak Inversion Region
    Hiratkar, Sneha
    Tijare, Ankita
    Dakhole, Pravin
    2016 INTERNATIONAL CONFERENCE ON COMMUNICATION AND SIGNAL PROCESSING (ICCSP), VOL. 1, 2016, : 832 - 835
  • [33] Low-Power High-Speed Analog Multiplier/Divider Based on a New Current Squarer Circuit
    Maryan, Mohammad Moradinezhad
    Ghanaatian, Ahmad
    Azhari, Seyed Javad
    Abrishamifar, Adib
    ARABIAN JOURNAL FOR SCIENCE AND ENGINEERING, 2018, 43 (06) : 2909 - 2918
  • [34] Low-Power High-Speed Analog Multiplier/Divider Based on a New Current Squarer Circuit
    Mohammad Moradinezhad Maryan
    Ahmad Ghanaatian
    Seyed Javad Azhari
    Adib Abrishamifar
    Arabian Journal for Science and Engineering, 2018, 43 : 2909 - 2918
  • [35] A SWITCHED-CAPACITOR MULTIPLIER DIVIDER WITH DIGITAL AND ANALOG OUTPUTS
    WATANABE, K
    TEMES, GC
    IEEE TRANSACTIONS ON CIRCUITS AND SYSTEMS, 1984, 31 (09): : 796 - 800
  • [36] A current-mode analog multiplier/divider based on CCCDTA
    Siripruchyanun, Montree
    Jaikla, Winai
    AEU-INTERNATIONAL JOURNAL OF ELECTRONICS AND COMMUNICATIONS, 2008, 62 (03) : 223 - 227
  • [37] Quadratic-translinear CMOS multiplier-divider circuit
    Gai, WX
    Chen, HY
    Seevinck, E
    ELECTRONICS LETTERS, 1997, 33 (10) : 860 - 861
  • [38] Compact low-voltage CMOS analog divider using a four-quadrant multiplier and biasing control circuit
    Padilla-Cantoya, Ivan
    2012 IEEE 55TH INTERNATIONAL MIDWEST SYMPOSIUM ON CIRCUITS AND SYSTEMS (MWSCAS), 2012, : 502 - 505
  • [39] Design of MOS-translinear multiplier/dividers in analog VLSI
    Lopez-Martin, AJ
    Carlosena, A
    VLSI DESIGN, 2000, 11 (04) : 321 - 329
  • [40] Analog perceptron circuit with DAC-based multiplier
    Ishiguchi, Yoritaka
    Isogai, Daishi
    Osawa, Takuma
    Nakatake, Shigetoshi
    INTEGRATION-THE VLSI JOURNAL, 2018, 63 : 240 - 247