VLSI analog multiplier/divider circuit

被引:0
|
作者
Wilamowski, BM [1 ]
机构
[1] Univ Wyoming, Dept Elect Engn, Laramie, WY 82071 USA
关键词
D O I
暂无
中图分类号
TP [自动化技术、计算机技术];
学科分类号
0812 ;
摘要
Intelligent systems require signal processing which can be done quickly and accurately. The commonly used digital approach has many advantages, but some disadvantages as well. Analog signal processing is in many cases much simpler, faster, and easier for performing parallel processing. In this paper a new accurate CMOS multiplier/divider circuit is presented. In contrary to previous solutions, which use the square law formula for MOS transistors operating in the strong inversion mode, the multiplier/divider circuits employ MOS transistor characteristics in the subthreshold conduction mode. It is shown that the circuit generates very accurate results. With some modification, the basic circuit can also be used as a four-quadrant multiplier, which may operate for both positive and negative input signals. The circuit itself may have many applications as multiplier, divider, signal squaring, square root calculations, frequency modulation, frequency doubling, etc. Most importantly it can be used for analog signal processing in many intelligent systems of industrial electronics.
引用
收藏
页码:493 / 496
页数:4
相关论文
共 50 条
  • [21] ANALOG VOLTAGE MULTIPLIER DIVIDER WITH STABILIZED SCALE FACTOR
    BRATT, AH
    KING, D
    ELECTRONICS LETTERS, 1992, 28 (10) : 957 - 958
  • [22] A New Low Voltage Current Mode Analog Multiplier/Divider Circuit Based on FGMOS Translinear Loop
    Ranveer Dhawan
    Bhawna Aggarwal
    Niharika Narang
    Shireesh Kr. Rai
    Iranian Journal of Science and Technology, Transactions of Electrical Engineering, 2022, 46 : 381 - 394
  • [23] ANALOG DIVIDER MULTIPLIER FOR LOW-FREQUENCY APPLICATIONS
    LAOPOULOS, TL
    KOSMATOPOULOS, CA
    KARYBAKAS, CA
    INTERNATIONAL JOURNAL OF ELECTRONICS, 1992, 73 (06) : 1261 - 1266
  • [24] Analog CMOS four-quadrant multiplier and divider
    Vlassis, S
    Siskos, S
    ISCAS '99: PROCEEDINGS OF THE 1999 IEEE INTERNATIONAL SYMPOSIUM ON CIRCUITS AND SYSTEMS, VOL 5: SYSTEMS, POWER ELECTRONICS, AND NEURAL NETWORKS, 1999, : 383 - 386
  • [25] A New Low Voltage Current Mode Analog Multiplier/Divider Circuit Based on FGMOS Translinear Loop
    Dhawan, Ranveer
    Aggarwal, Bhawna
    Narang, Niharika
    Rai, Shireesh Kr
    IRANIAN JOURNAL OF SCIENCE AND TECHNOLOGY-TRANSACTIONS OF ELECTRICAL ENGINEERING, 2022, 46 (02) : 381 - 394
  • [26] A novel four quadrant CMOS analog multiplier/divider
    Li, G
    Maundy, B
    2004 IEEE INTERNATIONAL SYMPOSIUM ON CIRCUITS AND SYSTEMS, VOL 1, PROCEEDINGS, 2004, : 1108 - 1111
  • [27] AGC circuit uses an analog multiplier
    Lubs, Steve
    EDN, 2011, 56 (21) : 46 - 46
  • [28] AGC CIRCUIT USES AN ANALOG MULTIPLIER
    LUBS, S
    EDN, 1988, 33 (15A) : 16 - 16
  • [29] AGC CIRCUIT USES AN ANALOG MULTIPLIER
    LUBS, S
    EDN, 1986, 31 (18) : 210 - 210
  • [30] A CMOS current-mode multiplier/divider circuit
    Baturone, I
    Sanchez-Solano, S
    Huertas, JL
    ISCAS '98 - PROCEEDINGS OF THE 1998 INTERNATIONAL SYMPOSIUM ON CIRCUITS AND SYSTEMS, VOLS 1-6, 1998, : 520 - 523